# Conformal<sup>®</sup>Constraint Designer Rule Reference

Product Version 23.2 October 2023 © 2004-2023 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc., 2655 Seely Avenue, San Jose, CA 95134, USA

**Trademarks:** Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

All other trademarks are the property of their respective holders.

**Restricted Print Permission:** This publication is protected by copyright and any unauthorized use of this publication may violate copyright, trademark, and other laws. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This statement grants you permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used solely for personal, informational, and noncommercial purposes;
- 2. The publication may not be modified in any way;
- 3. Any copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and
- 4. Cadence reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from Cadence.

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. The information contained herein is the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only by Cadence's customer in accordance with, a written agreement between Cadence and its customer. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

Cadence is committed to using respectful language in our code and communications. We are also active in the removal and/or replacement of inappropriate language from existing content. This product documentation may however contain material that is no longer considered appropriate but still reflects long-standing industry terminology. Such content will be addressed at a time when the related software can be updated without end-user impact.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

# **Contents**

| <u>1</u>               |     |
|------------------------|-----|
| About This Manual      | 15  |
| <u> Audience</u>       | 15  |
| UNIX Commands          |     |
| Pseudo-UNIX Commands   | 15  |
| <u>Conventions</u>     |     |
|                        |     |
| 2                      |     |
| _<br>Related Documents | 17  |
| ricialed Documents     | 1 / |
|                        |     |
| <u>3</u>               |     |
| Modeling Rule Checks   |     |
| Structural Rules       | 20  |
| <u> STRC1.1</u> 2      | 21  |
| STRC1.2 2              | 23  |
| <u> STRC2</u> 2        | 24  |
| <u> STRC3</u> 2        | 27  |
| <u> STRC4</u>          | 30  |
| <u> STRC5.1</u>        | 31  |
| <u> STRC5.2</u>        | 32  |
| <u> STRC5.3</u>        | 33  |
| <u> STRC6.1</u>        | 34  |
| STRC6.2                | 35  |
| <u> STRC7</u>          | 36  |
| Initialization Rules   | 37  |
| <u> </u>               | 38  |
| <u> </u>               | 39  |
| <u> </u>               | 41  |
| <u> </u>               | 42  |
| Constraints            | 4.3 |

| <u>CNST1</u>            |
|-------------------------|
| <u>4</u>                |
| SDC Lint Rule Checks 45 |
| <u>SDC_LINT_CMD*</u>    |
| <u>SDC_LINT_CMD1</u>    |
| <u>SDC LINT CMD2</u>    |
| <u>SDC_LINT_CMD3</u>    |
| <u>SDC_LINT_CMD4</u>    |
| <u>SDC LINT CMD5</u>    |
| <u>SDC_LINT_CMD6</u>    |
| <u>SDC_LINT_CMD7</u>    |
| <u>SDC LINT CMD8</u>    |
| <u>SDC_LINT_CMD9</u>    |
| <u>SDC_LINT_OPT*</u> 57 |
| <u>SDC LINT OPT1</u> 58 |
| <u>SDC_LINT_OPT2</u>    |
| <u>SDC_LINT_OPT3</u>    |
| <u>SDC LINT OPT4</u>    |
| <u>SDC_LINT_OPT5</u>    |
| <u>SDC_LINT_OPT6</u>    |
| <u>SDC LINT OPT7</u>    |
| <u>SDC_LINT_OPT8</u>    |
| <u>SDC_LINT_OPT9</u>    |
| <u>SDC LINT OPT10</u>   |
| <u>SDC_LINT_VAL*</u>    |
| SDC_LINT_VAL1           |
| SDC LINT VAL270         |
| <u>SDC_LINT_VAL3</u>    |
| <u>SDC_LINT_VAL4</u>    |
| SDC LINT VAL573         |
| SDC_LINT_REF*           |
| <u>SDC_LINT_REF1</u>    |
| <u>SDC LINT REF2</u>    |
| <u>SDC_LINT_REF3</u>    |

| SDC_LINT_REF6      |                        |      |
|--------------------|------------------------|------|
| SDC LINT REF7      |                        |      |
| SDC_LINT_REF8      |                        |      |
| SDC_LINT_REF9      |                        | . 85 |
| <u>5</u>           |                        |      |
|                    | n Crossing Rule Checks | 07   |
|                    | Quick Reference        |      |
| CDC Rule Check Q   | <u>rule</u>            | . 00 |
| _                  |                        |      |
|                    | <u>ule</u>             |      |
|                    | <u>rule</u>            |      |
| cac_sr_sync_cross  | sing_rule              | 123  |
| 6                  |                        |      |
| Policy Rule C      | <u> Checks</u>         | 137  |
| Overview of Policy | Rule Checks            | 138  |
| CCD SDC STR*       |                        | 142  |
| CCD_SDC_STR7       |                        | 143  |
| CCD_SDC_STR10      | 1                      | 144  |
| CCD SDC STR11      |                        | 146  |
| CCD_SDC_HIER*      |                        | 147  |
| CCD_SDC_HIER1      |                        | 148  |
| CCD SDC HIER2      |                        | 150  |
| CCD_SDC_HIER3      |                        |      |
| CCD_SDC_INT*       |                        | 154  |
| CCD SDC INT1       |                        | 155  |
| CCD_DGN_PRT*       |                        | 156  |
| CCD_DGN_PRT4       |                        | 157  |
| CCD DGN PRT6       |                        | 158  |
| CCD_DGN_RST*       |                        | 159  |
| CCD_DGN_RST1       |                        | 160  |
| CCD DGN RST2       |                        | 162  |
| CCD DGN RST3       |                        | 164  |

| CCD DGN RST | <u> </u>   | 166 |
|-------------|------------|-----|
| CCD_DGN_CME | <u>B*</u>  | 168 |
| CCD_DGN_CME | <u>B1</u>  | 169 |
| CCD DGN CME | <u>B2</u>  | 170 |
| CCD_DGN_CME | <u>B3</u>  | 171 |
| CCD_DGN_CME | <u>B5</u>  | 173 |
| CCD CLK DEF | <u>*</u>   | 174 |
| CCD_CLK_DEF | <u>'1</u>  | 176 |
| CCD_CLK_DEF | <u> 2</u>  | 178 |
| CCD CLK DEF | <u>3</u>   | 180 |
| CCD_CLK_DEF | <u>4</u>   | 182 |
| CCD_CLK_DEF | <u>:5</u>  | 184 |
| CCD CLK DEF | <u>6</u>   | 186 |
| CCD_CLK_DEF | 7          | 188 |
| CCD_CLK_DEF | <u>8</u>   | 190 |
| CCD CLK DEF | <u>'9</u>  | 191 |
| CCD_CLK_DEF | <u> 10</u> | 193 |
| CCD_CLK_DEF | <u> 11</u> | 194 |
| CCD CLK DEF | <u> 12</u> | 195 |
| CCD_CLK_DEF | <u> 13</u> | 196 |
| CCD_CLK_DEF | <u> 14</u> | 197 |
| CCD CLK DEF | <u> 16</u> | 198 |
| CCD_CLK_DEF | <u> 17</u> | 199 |
| CCD_CLK_DEF | <u> 18</u> | 200 |
| CCD CLK DEF | <u>20</u>  | 201 |
| CCD_CLK_DEF | <u>'21</u> | 202 |
| CCD_CLK_DEF | <u> 22</u> | 203 |
| CCD CLK DEF | <u> 23</u> | 204 |
| CCD_CLK_DEF | <u>26</u>  | 205 |
| CCD_CLK_DEF | <u>27</u>  | 206 |
| CCD CLK DEF | <u> 32</u> | 207 |
| CCD_CLK_DEF | <u> 33</u> | 208 |
| CCD_CLK_DEF | <u>34</u>  | 209 |
| CCD CLK DEF | <u>35</u>  | 210 |
| CCD_CLK_DEF | <u>36</u>  | 211 |
| CCD CLK DEF | · 37       | 212 |

| CCD        | CLK        | DEF38        | 1        | 213 |
|------------|------------|--------------|----------|-----|
| CCD        | CLK        | DEF39        |          | 214 |
| CCD        | CLK        | DEF40        |          | 216 |
| CCD        | CLK        | GRP*         |          | 218 |
| CCD        | CLK        | GRP1         |          | 219 |
| CCD        | CLK        | GRP2         |          | 220 |
| CCD        | CLK        | GRP3         |          | 221 |
| <u>CCD</u> | <u>CLK</u> | GRP5         |          | 222 |
| CCD        | CLK        | LAT*         |          | 223 |
| CCD        | CLK        | LAT1         |          | 224 |
| <u>CCD</u> | CLK        | LAT2         |          | 225 |
| <u>CCD</u> | CLK        | LAT3         |          | 226 |
| CCD        | CLK        | LAT4         |          | 227 |
| CCD        | CLK        | LAT5         |          | 229 |
| CCD        | CLK        | LAT6         |          | 230 |
| CCD        | CLK        | LAT7         |          | 231 |
| CCD_       | CLK        | LAT8         |          | 232 |
| CCD_       | CLK        | LAT9         |          | 233 |
| CCD        | CLK        | LAT10        |          | 234 |
| CCD_       | CLK        | <u>LAT11</u> |          | 235 |
| CCD_       | <u>CLK</u> | LAT12        |          | 236 |
| CCD        | CLK        | UNC*         |          | 237 |
| CCD        | CLK        | UNC1         |          | 238 |
| CCD_       | CLK        | UNC2         |          | 239 |
| CCD        | CLK        | UNC3         |          | 240 |
| CCD        | CLK        | UNC4         |          | 241 |
| CCD        | CLK        | UNC5         |          |     |
| CCD        | CLK        | UNC6         |          | 243 |
| CCD        | CLK        | UNC7         |          | 244 |
| CCD        | CLK        | UNC9         |          | 245 |
| CCD        | CLK        | <u>UNC10</u> | <u>)</u> | 246 |
| CCD        | CLK        | CTR*         |          | 247 |
| CCD_       | CLK        | CTR1         |          | 248 |
| CCD        | CLK        | CTR2         |          | 249 |
| CCD        | CLK        | CTR3         |          | 250 |
| CCD        | CLK        | CTR4         |          | 251 |

| <u>CCD CLK CTR5</u>   | 52 |
|-----------------------|----|
| CCD_CLK_CTR6          | 53 |
| <u>CCD_CLK_CTR7</u>   | 54 |
| <u>CCD CLK CTR8</u>   | 55 |
| <u>CCD_CLK_CTR9</u>   | 56 |
| <u>CCD_CLK_CTR10</u>  | 57 |
| <u>CCD CLK CTR11</u>  | 58 |
| <u>CCD_CLK_CTR12</u>  | 59 |
| <u>CCD_CLK_CTR13</u>  | 30 |
| <u>CCD CLK CTR14</u>  | 31 |
| <u>CCD_CLK_CTR15</u>  | 32 |
| <u>CCD_CLK_HIER*</u>  | 33 |
| <u>CCD CLK HIER1</u>  | 34 |
| <u>CCD_CLK_HIER2a</u> | 35 |
| <u>CCD_CLK_HIER2b</u> | 36 |
| <u>CCD CLK HIER2c</u> | 37 |
| <u>CCD_CLK_HIER3</u>  | 38 |
| <u>CCD_CLK_HIER4</u>  | 39 |
| <u>CCD CLK HIER5</u>  | 71 |
| <u>CCD_CLK_HIER6</u>  | 73 |
| <u>CCD_CLK_INT*</u>   | 75 |
| <u>CCD CLK INT1</u>   | 76 |
| <u>CCD_IO_IDL*</u>    | 77 |
| <u>CCD_IO_IDL1</u>    | 78 |
| CCD IO IDL2           | 79 |
| <u>CCD_IO_IDL4</u>    | 30 |
| <u>CCD_IO_IDL5</u>    | 31 |
| <u>CCD IO IDL6</u>    | 33 |
| <u>CCD_IO_IDL7</u>    | 34 |
| <u>CCD_IO_IDL9</u>    | 35 |
| <u>CCD IO IDL10</u>   | 36 |
| <u>CCD_IO_IDL11</u>   | 37 |
| CCD_IO_IDL12          | 38 |
| CCD IO IDL13          | 39 |
| <u>CCD_IO_IDL15</u>   | 91 |
| CCD IO IDI 16         | 33 |

8

| CCD  | Ю  | <u>ITR*</u> . | <br> | <br>. 2 | 294 |
|------|----|---------------|------|------|------|------|------|------|------|------|------|------|---------|-----|
| CCD  | IO | <u>ITR1</u> . | <br> | <br>. 2 | 295 |
| CCD_ | Ю  | <u>ITR2</u> . | <br> | <br>. 2 | 296 |
| CCD  | Ю  | ITR3 .        | <br> | <br>. 2 | 297 |
| CCD_ | Ю  | <u>ITR4</u> . | <br> | <br>. 2 | 298 |
| CCD_ | 10 | <u>ITR5</u> . | <br> | <br>. 2 | 299 |
| CCD  | Ю  | ITR6 .        | <br> | <br>. 3 | 300 |
| CCD_ | Ю  | <u>ITR7</u> . | <br> | <br>. 3 | 301 |
| CCD_ | 10 | <u>ITR8</u> . | <br> | <br>. 3 | 302 |
| CCD  | Ю  | ITR9 .        | <br> | <br>. 3 | 303 |
| CCD_ | Ю  | <u>ITR10</u>  | <br> | <br>. 3 | 304 |
| CCD_ | Ю  | ODL*          | <br> | <br>. 3 | 305 |
| CCD  | Ю  | ODL1          | <br> | <br>. 3 | 306 |
| CCD_ | Ю  | ODL2          | <br> | <br>. 3 | 307 |
| CCD_ | Ю  | ODL4          | <br> | <br>. 3 | 308 |
| CCD  | Ю  | ODL5          | <br> | <br>. 3 | 309 |
| CCD  | IO | ODL6          | <br> | <br>. 3 | 311 |
| CCD_ | Ю  | ODL7          | <br> | <br>. 3 | 312 |
| CCD  | Ю  | ODL9          | <br> | <br>. 3 | 313 |
| CCD_ | Ю  | <u>ODL10</u>  |      | <br> | <br>. 3 | 314 |
| CCD_ | Ю  | <u>ODL11</u>  |      | <br> | <br>. 3 | 315 |
| CCD  | Ю  | ODL12         |      | <br> | <br>. 3 | 316 |
| CCD  | IO | ODL13         |      | <br> | <br>. 3 | 317 |
| CCD_ | Ю  | <u>ODL14</u>  |      | <br> | <br>. 3 | 319 |
| CCD  | Ю  | ODL15         |      | <br> | <br>. 3 | 320 |
| CCD  | IO | ODL16         |      | <br> | <br>. 3 | 322 |
| CCD_ | Ю  | OLD*          | <br> | <br>. 3 | 323 |
| CCD  | Ю  | OLD1          | <br> | <br>. 3 | 324 |
| CCD_ | Ю  | OLD2          | <br> | <br>. 3 | 325 |
| CCD  | IO | OLD3          | <br> | <br>. 3 | 326 |
| CCD  | Ю  | OLD4          | <br> | <br>. 3 | 327 |
| CCD  | IO | OLD5          | <br> | <br>. 3 | 328 |
| CCD_ | 10 | DRC*          | <br> | <br>. 3 | 329 |
| CCD  | Ю  | DRC1          | <br> | <br>. 3 | 330 |
| CCD_ | IO | DRC2          | <br> | <br>. 3 | 331 |
| CCD  | Ю  | HIER*         | <br> | <br>. 3 | 332 |

| CCD IO HIER1 3         | 333 |
|------------------------|-----|
| <u>CCD_IO_HIER2</u> 3  | 35  |
| <u>CCD_IO_HIER3</u> 3  | 337 |
| <u>CCD IO HIER4</u> 3  | 339 |
| <u>CCD_IO_HIER5i</u>   | 341 |
| <u>CCD_IO_HIER50</u> 3 | 342 |
| <u>CCD IO HIER6i</u>   | 343 |
| <u>CCD_IO_HIER6o</u>   | 344 |
| <u>CCD_IO_HIER7i</u>   | 345 |
| <u>CCD IO HIER70</u>   | 346 |
| <u>CCD_IO_HIER8i</u>   | 347 |
| <u>CCD_IO_HIER80</u>   | 349 |
| <u>CCD IO HIER9</u> 3  | 350 |
| CCD_IO_HIER10          | 352 |
| <u>CCD_IO_INT*</u>     | 354 |
| <u>CCD IO INT1</u>     | 355 |
| <u>CCD_EXC_FLP*</u>    | 356 |
| <u>CCD_EXC_FLP1</u> 3  | 357 |
| <u>CCD EXC FLP2</u> 3  | 358 |
| <u>CCD_EXC_FLP3</u>    | 59  |
| <u>CCD_EXC_FLP6</u>    | 360 |
| <u>CCD EXC FLP7</u>    | 361 |
| <u>CCD_EXC_MCP*</u>    | 362 |
| <u>CCD_EXC_MCP1</u>    | 363 |
| <u>CCD EXC MCP2</u> 3  | 364 |
| <u>CCD_EXC_MCP3</u> 3  | 365 |
| <u>CCD_EXC_MCP5</u>    | 366 |
| <u>CCD EXC MCP6</u> 3  | 67  |
| <u>CCD_EXC_SMD*</u>    | 68  |
| <u>CCD_EXC_SMD1</u>    | 69  |
| <u>CCD EXC SMD2</u>    | 370 |
| <u>CCD_EXC_SMD3</u> 3  | 371 |
| <u>CCD_EXC_SDT*</u> 3  | 372 |
| <u>CCD EXC SDT1</u>    | 373 |
| <u>CCD_EXC_OLP*</u>    | 374 |
| CCD EXC OLP1a          | 375 |

| CCD EXC OLP1b  | <br>376 |
|----------------|---------|
| CCD_EXC_OLP1c  | <br>377 |
| CCD_EXC_OLP1d  | <br>378 |
| CCD EXC OLP1e  | <br>379 |
| CCD_EXC_OLP1f  | <br>380 |
| CCD_EXC_OLP2   | <br>381 |
| CCD EXC HIER*  | <br>382 |
| CCD_EXC_HIER1  | <br>383 |
| CCD_EXC_HIER2  | <br>385 |
| CCD EXC HIER3  | <br>387 |
| CCD_EXC_HIER4  | <br>389 |
| CCD_EXC_HIER5  | <br>391 |
| CCD EXC HIER6  | <br>393 |
| CCD_EXC_HIER7  | <br>395 |
| CCD_EXC_HIER8  | <br>397 |
| CCD EXC HIER9  | <br>399 |
| CCD_EXC_HIER10 | <br>401 |
| CCD_EXC_HIER11 | <br>403 |
| CCD EXC HIER12 | <br>404 |
| CCD_EXC_HIER13 | <br>406 |
| CCD_EXC_HIER14 | <br>408 |
| CCD EXC HIER15 | <br>410 |
| CCD_EXC_HIER16 | <br>412 |
| CCD_EXC_HIER17 | <br>414 |
| CCD EXC INT*   | <br>416 |
| CCD_EXC_INT1   | <br>417 |
| CCD_MISC*      | <br>418 |
| CCD MISC HFN1  | <br>420 |
| CCD_MISC_HFN1b | <br>421 |
| CCD_MISC_HFN2  | <br>422 |
| CCD MISC HFN6  | <br>423 |
| CCD_MISC_HFN10 | <br>424 |
| CCD_MISC_HFN13 | <br>425 |
| CCD MISC NAM1  | <br>426 |
| CCD_MISC_NAM2  | <br>427 |
| CCD MISC DFT5  | <br>428 |

| <u>CCD MISC DFT6</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <u>CCD_MISC_DFT7</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD_MISC_DFT8</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD MISC POW1</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD_MISC_POW2</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD_MISC_MSC2</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD MISC MSC3</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD_MISC_MSC5</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD_MISC_MSC6</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD MISC MSC7</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CCD_MISC_MSC10444                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <u>CCD_MISC_MSC11</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <u>CCD MISC MSC12</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <u>CCD_MISC_MSC13</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <u>CCD_MISC_MSC16</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <u>CCD MISC INT1</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| <u>CCD_MMC*</u> 450                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| CCD_MMC_CONFLCST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CCD MMC INCONCST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| CCD_MMC_UNCONSTR453                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| <u>7</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Clock Tree Reporting Rules                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Clock Tree Reporting Quick Reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| sdc report clock tree blocked                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| sdc_report_clock_tree_conv                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| sdc_report_clock_tree_for_clock_pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| sdc report clock tree xor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| sdc_report_clock_tree_missing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| sdc_report_clock_tree_for_non_clock_pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| sdc report clock tree sfp overlap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| The state of the s |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Atomic Checks 475                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <u>CDC Atomic Checks</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

| cdc path logic type check                |
|------------------------------------------|
| cdc_path_destination_check               |
| cdc_data_holding_check                   |
| cdc data other domain check              |
| cdc_data_holding_sync_check              |
| cdc_data_holding_unknown                 |
| cdc data logic type check                |
| cdc_data_min_sync_chain_check            |
| cdc_data_max_sync_chain_check            |
| cdc data first dlatch check              |
| cdc_data_multi_chain_check               |
| cdc_data_mixed_domain_check              |
| cdc ctrl logic type check                |
| cdc ctrl multi chain check               |
| cdc ctrl min sync chain check            |
| cdc ctrl max sync chain check 500        |
| cdc ctrl first dlatch check              |
| cdc ctrl mixed domain check              |
| cdc conv in vector check                 |
| cdc conv out vector check                |
| cdc conv same domain check               |
| cdc conv diff domain check               |
| cdc_conv_source_filtered                 |
| cdc_setreset_deassertion_check           |
| cdc setreset min dff check               |
| cdc_setreset_mixed_domain_check 512      |
| cdc_setreset_pi_association_check        |
| cdc setreset sync chain mix sr check     |
| cdc setreset sync chain nosr check       |
| cdc setreset logic type check            |
| cdc setreset source driver check         |
| cdc setreset target clock sync check 518 |
| cdc user sync module check               |
| cdc inactive path check                  |
| cdc_fifo_crossing_check                  |
| cdc clock group check                    |

| cdc          | path not processed    | <br> |  | <br> |  |  | <br> |      | <br> |  |  |      | <br> | <br> | <br> | 523 |
|--------------|-----------------------|------|--|------|--|--|------|------|------|--|--|------|------|------|------|-----|
| <u>cdc</u>   | source stability      | <br> |  | <br> |  |  | <br> |      | <br> |  |  | <br> | <br> | <br> | <br> | 524 |
| <u>cdc</u>   | destination_stability | <br> |  | <br> |  |  | <br> |      | <br> |  |  | <br> | <br> | <br> | <br> | 525 |
| <u>cdc</u>   | mux enable stability  |      |  | <br> |  |  | <br> |      | <br> |  |  | <br> | <br> | <br> | <br> | 526 |
| <u>cdc</u>   | single bit change     | <br> |  | <br> |  |  | <br> |      | <br> |  |  |      | <br> | <br> | <br> | 527 |
| <b>FIF</b> C | Atomic Checks         | <br> |  | <br> |  |  | <br> | <br> | <br> |  |  | <br> | <br> | <br> | <br> | 528 |

1

# **About This Manual**

This manual documents rule checks for the Encounter<sup>®</sup> Conformal<sup>®</sup> Constraint Designer software.

#### **Audience**

This manual is written for experienced designers of digital integrated circuits who must be familiar with RTL, synthesis, and design verification; as well as having a solid understanding of UNIX and Tcl/Tk programming.

#### **UNIX Commands**

To execute a UNIX command from within the Conformal Constraint Designer or a Conformal Constraint Designer command script, start the line with an exclamation point "!" or with the SYSTEM command. When you execute commands in this way, they display to the standard output, and the Conformal Constraint Designer records them in a log file, if one is active.

#### **Pseudo-UNIX Commands**

The Conformal Constraint Designer supports the following list of UNIX-like commands:

```
cd
date
echo
hostname
ls
printenv
pwd
```

**About This Manual** 

setenv

These pseudo-UNIX commands do actions that are similar to their UNIX operating system counterparts, but do not support all command options. Additionally, their behavior can differ from the behavior found in UNIX command descriptions. The advantage of using these commands is that results will not vary from one UNIX operating system to another.

#### **Conventions**

Abbreviations commonly found in this manual are as follows:

| Abbreviation | Definition                  |
|--------------|-----------------------------|
| FP           | False path                  |
| MCP          | Multi-cycle path            |
| SDC          | Synopsys Design Constraints |

The command syntax structure is as follows:

| Convention | Definition                                                                                                             |
|------------|------------------------------------------------------------------------------------------------------------------------|
| Bold Case  | Indicates the command name.                                                                                            |
| UPPERCASE  | Indicates the required minimum character entry.                                                                        |
| < >        | Indicates required arguments. Do not type the angle brackets.                                                          |
| [ ]        | Indicates optional arguments. Do not type the square brackets.                                                         |
|            | Indicates a choice among alternatives. Do not type the vertical bar.                                                   |
| \          | The backslash character (\) at the end of a line indicates that the command you are typing continues on the next line. |
| •••        | Indicates multiple entries of an argument.                                                                             |
| *          | Indicates that the entry can use the wildcard (*) to represent zero or more characters.                                |

2

# **Related Documents**

The following lists the documents related to Conformal Constraint Designer:

#### **Document** Description

Conformal Constraint Designer User Guide

Describes how to use the Conformal Constraint Designer solution.

Conformal Constraint Designer Command Reference

Describes the commands for Conformal Constraint Designer.

Conformal Constraint Designer Database Access Object and Attribute Reference

Describes the database access objects and attributes.

Conformal Constraint Designer Rule Check Reference

Describes the modeling messages, policy rule checks lint rule checks, the CDC rule checks, and the atomic checks.

Conformal HDL Rule Check Reference

Describes the HDL rule checks that apply to all Conformal tools.

# Conformal Constraint Designer Command Reference Related Documents

3

# **Modeling Rule Checks**

This chapter contains the modeling messages for the Conformal Constraint Designer software.

Modeling rules are not checked by default. To enable modeling rules, you must add them to a *rule set* or read in the cfm\_default\_modeling\_ruleset.vpx default rule set using the ADD RULE SET command..

Definitions for Modeling Rules are explained in the following sections with demonstration examples. This chapter includes the following rule categories:

- Structural Rules on page 20
- Initialization Rules on page 37
- Constraints on page 43

Modeling Rule Checks

# **Structural Rules**

This category of rules checks for design structural errors. The following lists the Structural (STRC) rule checks:

- <u>STRC1.1</u> on page 21
- STRC1.2 on page 23
- STRC2 on page 24
- STRC3 on page 27
- STRC4 on page 30
- <u>STRC5.1</u> on page 31
- <u>STRC5.2</u> on page 32
- STRC5.3 on page 33
- <u>STRC6.1</u> on page 34
- STRC6.2 on page 35
- STRC7 on page 36

Modeling Rule Checks

#### STRC1.1

#### Message

Strong combinational loop detected

#### **Default Severity**

Warning

#### **Description**

The design includes a combinational loop that does not contain any weak devices. This could cause signals to oscillate and reflects a potential error in the design.

If this reflects design intent, you can ignore it. It will not affect verification. If this does not reflect design intent, correct the design. First, generate a report on the combinational loop using the REPORT PATH command:

```
report path -loop
```

The presence of this violation does not automatically indicate there is a problem in the design. For example, a combinational loop might be in a false path.

**Note:** Any proofs containing a functional loop may generate inconsistent results if the loop oscillates.

Modeling Rule Checks

# **Example**

In the following figure, a strong combinational feedback loop exists if C2 and C3 can be active at the same time.



#### STRC1.2

#### Message

Weak combinational loop detected

#### **Default Severity**

Warning

#### **Description**

The design includes a combinational loop that contains at least one weak device. This could cause signals to oscillate and reflects a potential error in the design.

If this reflects design intent, you can ignore it. It will not affect verification. If this does not reflect design intent, correct the design. First, generate a report on the combinational loop using the REPORT PATH command:

```
report path -loop
```

The presence of this violation does not automatically indicate there is a problem in the design. For example, a combinational loop may be in a false path.

**Note:** Any proofs containing a functional loop may generate inconsistent results if the loop oscillates.

#### **Example**

In the following figure, a strong combinational feedback loop exists if C2 and C3 can be active at the same time.



Modeling Rule Checks

#### STRC2

#### Message

Undriven fanin detected

#### **Default Severity**

Warning

#### **Description**

The design includes undriven pins. They are the subset of the floating pins of the design that are actually driving some logic.

Learn more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list them with one of the following REPORT RULE CHECK commands:

- report rule check STRC2 -summary
- report rule check STRC2 -verbose

Use the "Browse Gate" (schematic view) in the GUI mode to graphically pinpoint the source of the violation and the Source Code Browser to examine the origin. Modify the design accordingly.

An undriven fan-in remains undriven even if you SET it to a value with the SET UNDRIVEN SIGNAL command. Thus, the STRC2 message remains. However, an undriven fan-in becomes driven when you TIE it to a value with the ADD TIED SIGNAL command. Thus, the Conformal Constraint Designer will not generate the STRC2 message.

The presence of an undriven fan-in may not indicate problems with the design; but this warning points to *potential* problem areas.



You must resolve undriven signals for assertions or clocks. Floating signals will not allow proper sequential verification. They generate a vacuous proof.

Modeling Rule Checks

#### **Example**

The following example shows a Verilog code with a floating signal. Note that  $\times 4$  is not being driven by anything, but it is driving the D input of a flip flop. (See line 20, in bold.) This generates an STRC2 message as well as an STRC3 message.

```
1.
     module test (in1, in2, in3,
 2.
                   reset_bar, clk,
 3.
                   en1, en2, en3,
 4.
                   out1);
 5.
 6.
     input in1, in2, in3;
 7.
     input en1, en2, en3;
 8.
     input reset_bar, clk;
 9.
     output out1;
10.
11.
     wire x1, x2, x3;
12.
     wire dq1, dq2, dq3;
13.
14.
     IV U_{inv1} (.Z(x1), .A(en1));
15.
     IV U_{inv2} (.Z(x2), .A(en2));
16.
     IV U_inv3 (.Z(x3), .A(en3));
17.
     FD2 U dff1 (.Q(dq1), .D(x1), .CP(clk), CD(reset_bar));
18.
19.
     FD2 U_dff2 (.Q(dq2), .D(x2), .CP(clk), .CD(reset_bar));
20.
     FD2 U_dff3 (.Q(dq3), .D(x4), .CP(clk), .CD(reset_bar));
21.
22.
     BTS4 U_trist1 (.Z(out1), .A(in1), .E(dq1));
23.
     BTS4 U_trist2 (.Z(out1), .A(in2), .E(dq2));
24.
     BTS4 U_trist3 (.Z(out1), .A(in3), .E(dq3));
```

# Conformal Constraint Designer Command Reference Modeling Rule Checks

1. module test (in1, in2, in3,

25.

26. endmodule

Modeling Rule Checks

#### STRC3

#### Message

Input to DFF/DLAT is always high-impedance (Z)

#### **Default Severity**

Error

#### **Description**

The design includes signals at the inputs of the flip-flop or latch that are always high-impedance (Z). These may be undriven (that is, disconnected) or connected to logic such as a constantly disabled buffer. You must resolve the situation prior to verification.

Learn more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list them with one of the following REPORT RULE CHECK commands:

- report rule check STRC3 -summary
- report rule check STRC3 -verbose

Use the "Browse Gate" (schematic view) in the GUI mode to graphically pinpoint the source of the violation and the Source Code Browser to examine the origin. Modify the design accordingly.

This message can be caused by an undriven input to a flip-flop or latch. Thus, the Conformal Constraint Designer also reports STRC2. Or it can be caused by an input that is tied to Z (for example, tied to the output of a bufif1 when enable is 0.) In this case, Conformal Constraint Designer does not report STRC2.

To remove this message, either physically connect the input to the DFF/DLAT to a non-Z value, or use the ADD TIED SIGNAL or SET UNDRIVEN SIGNAL (non-Z) command.



You must resolve undriven DFFs and DLATs prior to verification.

#### **Example**

The following example shows a Verilog code with a floating signal. Note that  $\times 4$  is not being driven by anything, but it is driving the D input of a flip flop. (See line 20, in bold.) This generates an STRC2 message as well as an STRC3 message.

```
1.
     module test (in1, in2, in3,
 2.
                   reset_bar, clk,
 3.
                   en1, en2, en3,
 4.
                   out1);
 5.
 6.
     input in1, in2, in3;
 7.
     input en1, en2, en3;
 8.
     input reset_bar, clk;
 9.
     output out1;
10.
11.
     wire x1, x2, x3;
12.
     wire dq1, dq2, dq3;
13.
14.
     IV U_{inv1} (.Z(x1), .A(en1));
15.
     IV U_{inv2} (.Z(x2), .A(en2));
16.
     IV U_inv3 (.Z(x3), .A(en3));
17.
     FD2 U dff1 (.Q(dq1), .D(x1), .CP(clk), CD(reset_bar));
18.
19.
     FD2 U_dff2 (.Q(dq2), .D(x2), .CP(clk), .CD(reset_bar));
20.
     FD2 U_dff3 (.Q(dq3), .D(x4), .CP(clk), .CD(reset_bar));
21.
22.
     BTS4 U_trist1 (.Z(out1), .A(in1), .E(dq1));
23.
     BTS4 U_trist2 (.Z(out1), .A(in2), .E(dq2));
24.
     BTS4 U_trist3 (.Z(out1), .A(in3), .E(dq3));
```

# Conformal Constraint Designer Command Reference Modeling Rule Checks

1. module test (in1, in2, in3,

25.

26. endmodule

Modeling Rule Checks

# STRC4

#### Message

Set/Reset port of the DFF/DLAT is always enabled

#### **Default Severity**

Warning

#### **Description**

The design includes floating signals at the inputs of DFFs and DLATs.

Learn more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list them with one of the following REPORT RULE CHECK commands:

- report rule check STRC4 -summary
- report rule check STRC4 -verbose

Modeling Rule Checks

# STRC5.1

#### Message

Clock port of the DFF is tied

#### **Default Severity**

Warning

#### **Description**

The design includes a clock signal that is tied to low or high logic.

Learn more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list them with one of the following REPORT RULE CHECK commands:

- report rule check STRC5.1 -summary
- report rule check STRC5.1 -verbose

Modeling Rule Checks

# STRC5.2

#### Message

Clock port of the DLAT is always disabled

#### **Default Severity**

Warning

#### **Description**

The design includes a clock signal of a DLAT that is tied to ground.

Learn more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list them with the REPORT RULE CHECK command:

- report rule check STRC5.2 -summary
- report rule check STRC5.2 -verbose

Modeling Rule Checks

# **STRC5.3**

#### Message

Clock port of the DLAT is always enabled (transparent DLAT)

#### **Default Severity**

Note

#### **Description**

The design includes a clock signal of a DLAT that is tied to high with disabled Set and Reset.

Learn more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list them with one of the following REPORT RULE CHECK commands:

- report rule check STRC5.3 -summary
- report rule check STRC5.3 -verbose

Modeling Rule Checks

# STRC6.1

#### Message

Data port of the DFF is tied

#### **Default Severity**

Warning

# **Description**

The design includes a DFF whose data port is tied to a 1 or 0.

Modeling Rule Checks

# STRC6.2

#### Message

Data port of the DLAT is tied

#### **Default Severity**

Warning

# **Description**

The design includes a DLAT whose data port is tied to a 1 or 0.

Modeling Rule Checks

# STRC7

#### Message

Set/Reset port of DFF/DLAT is driven by a multi-input logic gate

#### **Default Severity**

Warning

# **Description**

The tool will trace backward from the asynchronous set or reset port of DFF or DLAT and flag the violation if it reach a multi-input logic gate that has more than one possible sensitization input.

Modeling Rule Checks

## **Initialization Rules**

In order to properly initialize a design and perform a valid verification, the Conformal Constraint Designer uses the initialization rules to check for certain conditions in the design. The following lists the Initialization (INIT) rule checks:

- INIT1 on page 38
- INIT2 on page 39
- INIT3 on page 41
- INIT4 on page 42

Modeling Rule Checks

### INIT1

#### Message

Inconsistent initial state setting

#### **Default Severity**

Warning

### **Description**

An INIT1 violation occurs when any part of circuit has an inconsistent initial state setting. An inconsistent initial state can occur in one of two ways:

- Two different initialization commands try to initialize a state element to different values.
   In this case, the latter value overrides the previous, and Conformal Constraint Designer issues the INIT1 warning.
- 2. After applying initialization commands, the Conformal Constraint Designer performs combinational propagation to determine if previously initialized values (initialized by the initialization commands) are changed by the combinational propagation. If so, the new value overrides the old, and the Conformal Constraint Designer issues the INIT1 warning message.

Inconsistencies in initial value settings should be resolved as they might cause the Conformal Constraint Designer to produce incorrect results. To resolve this problem, return to the Setup system mode and delete the initialization command that caused the violation.

**Note:** Resolve any CNST1 violations before trying to resolve INIT1 and INIT2 violations. Resolving CNST1 violations first will help resolve any relevant INIT1/INIT2 violations.

Modeling Rule Checks

## **INIT2**

#### Message

Initial states are unjustifiable

### **Default Severity**

Error

### **Description**

The design includes initial output values of flip-flops or latches that are not attainable based on the initial input values.

INIT2 is usually caused by a combination of conflicting initialization commands and/or constraints. Thus, during diagnosis with the GUI, the INIT2 schematic contains all the gates directly involved in the warning message. The schematic also displays the fan-ins of those gates (two to three levels deep).

**Note:** Resolve any CNST1 violations before trying to resolve INIT1 and INIT2 violations. Resolving CNST1 violations first will help resolve any relevant INIT1/INIT2 violations.

### **Example**

Modeling Rule Checks

The following figure shows an example of an INIT2 rule check violation.



Modeling Rule Checks

## INIT3

#### Message

Uninitialized DFF/DLAT

### **Default Severity**

Warning

### **Description**

The design includes a flip-flop or latch that is not initialized. In this case, the output port of the flip-flop or latch takes the assumed "X" value.

Use the REPORT GATE command to report which flip-flops and latches were not initialized correctly.

**Note:** This automatically assigns ID numbers. They can differ from one version to another. Always use the full path in dofiles and any time you rerun a design with a different version.

Modeling Rule Checks

## INIT4

#### Message

Unused initial state value from VCD

### **Default Severity**

Warning

#### **Description**

There is no corresponding hierarchical pattern in the design matching the extracted hierarchical pattern from the VCD.

You can find out more about where these violations occurred by viewing the Modeling Rule Manager in the GUI mode or list occurrences (in detail) with the REPORT RULE CHECK command:

report rule check INIT4 -verbose

Modeling Rule Checks

# **Constraints**

The Conformal Constraint Designer looks for design over-constrained errors. The following lists the rule check:

■ CNST1 on page 44

Modeling Rule Checks

### CNST1

#### Message

System is over-constrained

### **Default Severity**

Error

#### **Description**

The design includes too many constraints to a circuit.

It is possible for a designer to insert either too few or too many constraints to a circuit. In the case of the latter, overconstrained specifications occur when two conflicting assignments to the same variable are present during the same time frame, or when contradicting constraints have been assigned. In this case, the proof yields meaningless results because certain conditions would never occur due to the specified constraints.

Remove the improper pin constraint with the DELETE PIN CONSTRAINTS command:

**Note:** CNST1 violations must be resolved before you proceed to proving the circuit's properties.

### **Example**

The following SDC commands contradict each other, causing the design to become over-constrained (assuming or1 and nor1 share the same input signals):

```
set_case_analysis 1 [get_pins or1/Y]
set_case_analysis 1 [get_pins nor1/Y]
```

4

# **SDC Lint Rule Checks**

This chapter contains the SDC lint rule checks that the Conformal Constraint Designer uses to verify SDC data.

SDC lint rule checks are built-in quality rule checks. You can configure these rules, but you cannot disable them.

Unlike RTL lint rules, you can run SDC lint rules to check that your SDC files comply with the SDC language syntax. RTL lint rules cannot be configured in this way.

SDC lint rules ensure that the SDC is free of syntax violations.

#### **Rule Categories:**

- SDC\_LINT\_CMD\* on page 46
- SDC LINT OPT\* on page 57
- <u>SDC\_LINT\_VAL\*</u> on page 68
- <u>SDC\_LINT\_REF\*</u> on page 74

SDC Lint Rule Checks

## SDC\_LINT\_CMD\*

This section describes the SDC rule checks that relate to command usage.

- SDC LINT CMD1 on page 47
- <u>SDC\_LINT\_CMD2</u> on page 48
- SDC\_LINT\_CMD3 on page 49
- SDC LINT CMD4 on page 50
- SDC\_LINT\_CMD5 on page 51
- <u>SDC\_LINT\_CMD6</u> on page 52
- SDC LINT CMD7 on page 54
- <u>SDC\_LINT\_CMD8</u> on page 55
- <u>SDC\_LINT\_CMD9</u> on page 56

SDC Lint Rule Checks

# SDC\_LINT\_CMD1

#### Message

Unknown command used

### **Default Severity**

Error

### **Description**

Indicates that there is a command in an SDC file that the software does not recognize.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the software does not recognize the create\_virtual\_clock command:

create\_virtual\_clock -name clka -period 10

SDC Lint Rule Checks

## SDC\_LINT\_CMD2

#### Message

CCD unsupported command used

#### **Default Severity**

Error

### **Description**

Indicates that an unsupported command is used in an SDC file. The software recognizes this command, but ignores it.

Commands can also be configured as unsupported by setting the usage command parameter to a value of unsupported.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the software does not recognize the read\_verilog command:

read\_verilog

SDC Lint Rule Checks

## SDC\_LINT\_CMD3

#### Message

User defined forbidden command used

### **Default Severity**

Warning

### **Description**

Indicates that a forbidden command is used in an SDC file.

To configure a command as forbidden, use the <code>configure\_lint\_check</code> command for that command. This command has a parameter called <code>usage</code>, where you can specify the command as <code>forbidden</code>.

### **Example**

Suppose you want to forbid the use of the set\_dont\_touch command in your SDC files. To configure set\_dont\_touch as forbidden, use the following command in a lint configuration file:

```
configure_lint_check set_dont_touch { command { usage forbidden } }
```

After reading that configuration file, the following command causes a rule check violation because the set\_dont\_touch command is used:

```
set_dont_touch [get_nets n1]
```

SDC Lint Rule Checks

## SDC\_LINT\_CMD4

#### Message

Non-SDC command used

#### **Default Severity**

Warning

#### **Description**

Indicates that a command that does not comply with the currently selected version of SDC is used. For a list of all the SDC-compliant commands and options:

```
<release>/share/cfm/ccd/gui/tcl/sdccmd.<sdc_version>
```

To select an SDC version, set the sdc\_version Tcl variable (see example). To check the latest supported version, use the following commands:

```
tclmode
puts $sdc::sdc_version
```

This is checked when you read in your SDC files with the READ SDC command.

To configure a command as non-SDC compliant, use the <code>configure\_lint\_check</code> command for that command. This command has a <code>is\_sdc\_compliant</code> parameter that you can set to <code>no</code>.

Note: If a command is not SDC compliant, it can still be among the commands/options supported by the tool. For a list of the non-SDC commands that the Conformal software supports, refer to the Appendix called "Supported Non-SDC Commands" in the *Conformal Constraint Designer User Guide*.

### **Example**

The following commands cause a rule check violation because set\_ideal\_net is not compliant with SDC version 1.4:

```
set sdc_version 1.4
set_ideal_net [get_nets n1]
```

SDC Lint Rule Checks

# SDC\_LINT\_CMD5

#### Message

Command not compliant with Tcl syntax

#### **Default Severity**

Error

### **Description**

Indicates a syntax error in an SDC file.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because there is a missing close bracket after U1:

set\_false\_path -to [get\_cells U1

SDC Lint Rule Checks

## SDC\_LINT\_CMD6

#### Message

Command overwritten

#### **Default Severity**

Warning

#### **Description**

Indicates that a command specifies constraints that duplicate or overwrite existing constraints from a previous command. For timing exceptions, only commands with the same path specifications are reported. For other commands, this rule will report an SDC command even if only part of the new attributes duplicate or overwrite existing ones. In many cases, one of the two commands reported by this rule could be removed from the SDC file without changing its meaning.

This rule is flagged when the configure\_lint\_check's warn\_if\_overwritten parameter for command is set to yes. By default, this attribute is set to yes.

This is checked when you read in your SDC files with the READ SDC command.

The following commands are subject to this check:

- create\_clock
- create\_generated\_clock
- set\_annotated\_transition
- set\_case\_analysis
- set\_clock\_gating\_check
- set\_clock\_latency
- set\_clock\_transition
- set\_clock\_uncertainty
- set\_disable\_timing
- set\_drive

SDC Lint Rule Checks

- set\_false\_path
- set\_fanout\_load
- set\_ideal\_transition
- set\_input\_delay
- set\_input\_transition
- set\_load
- set\_max\_delay
- set\_max\_fanout
- set\_max\_time\_borrow
- set\_max\_transition
- set\_min\_delay
- set\_multicycle\_path
- set\_output\_delay
- set\_propagated\_clock
- set\_scan\_signal

### **Examples**

■ In the following pair of commands, the second set false path command duplicates the false path exception already defined on timing paths starting from CLK1 and CLK2. However, it can define new false paths if there are other clocks in addition to CLK1 and CLK2.

```
set_false_path -from [get_clocks {CLK1 CLK2}]
set false path -from CLK*
```

■ In the following pair of commands, the second set multicycle path command overwrites the multi-cycle multiplier already defined on timing paths starting from CLK1 and CLK2. However, it can define new multi-cycle paths if there are other clocks in addition to CLK1 and CLK2.

```
set_multicycle_path 2 -from [get_clocks {CLK1 CLK2}]
set_multicycle_path 3 -hold -from CLK*
```

SDC Lint Rule Checks

## SDC\_LINT\_CMD7

#### Message

Cannot overwrite existing command

#### **Default Severity**

Error

### **Description**

Indicates that an SDC command attempted to overwrite a previous command, but the tool does not support the overwrite.

This is checked when you read in your SDC files using the READ SDC command.

#### **Examples**

The following commands fail this check, because they would require deleting the clock defined by the first command. Such deletion is not supported in this version of the tool.

```
# attempt to define virtual clock CLK1:
create_clock -period 20 -name CLK1
# attempt to define generated clock CLK1:
create_generated_clock -source clk1 -divide_by 2 -name CLK1 [get_pins div2/Q]
# attempt to define real clock on same pin with different name, replacing CLK1:
create_clock -period 30 -name CLK2 [get_ports clk]
```

SDC Lint Rule Checks

## SDC\_LINT\_CMD8

#### Message

User defined unhandled command used

### **Default Severity**

Warning

### **Description**

Indicates that a user-defined unhandled command is used in an SDC file.

To configure a command as unhandled, use the <code>configure\_lint\_check</code> command for that command. This command has a <code>usage</code> parameter that you can set to a value of unhandled.

### **Examples**

Suppose you want to specify the set\_dont\_touch command as unhandled in your SDC files. To configure set\_dont\_touch as unhandled, use the following command in a lint configuration file:

```
configure_lint_check set_dont_touch { command { usage unhandled } }
```

After reading that configuration file, the following command causes a rule check violation because the set\_dont\_touch command is used:

```
set_dont_touch [get_nets n1]
```

SDC Lint Rule Checks

## SDC\_LINT\_CMD9

#### Message

Command replaced

### **Default Severity**

Error

### **Description**

Indicates that a command has been invalidated by a different command that replaces it.

The SDC statement object of the replaced command has attribute is\_overwritten == 1 and its overwritten\_history attribute lists the replacing commands.

#### **Examples**

In the following pair of commands, the set\_clock\_groups command replaces the set\_false\_path exception already defined on timing paths from CLK1 to CLK2.

```
set_false_path -from [get_clocks CLK1] -to [get_clocks CLK2]
set_clock_groups -asynchronous -name CLK1_CLK2 -group [get_clocks CLK1] -group
[get_clocks CLK2]
```

**Note:** The order of these two commands does not affect this check.

SDC Lint Rule Checks

# SDC\_LINT\_OPT\*

This section describes the SDC rule checks that relate to option usage.

- SDC LINT OPT1 on page 58
- SDC\_LINT\_OPT2 on page 59
- SDC LINT OPT3 on page 60
- SDC LINT OPT4 on page 61
- SDC LINT OPT5 on page 62
- SDC LINT OPT6 on page 63
- SDC LINT OPT7 on page 64
- <u>SDC\_LINT\_OPT8</u> on page 65
- SDC\_LINT\_OPT9 on page 66
- SDC LINT OPT10 on page 67

SDC Lint Rule Checks

# SDC\_LINT\_OPT1

#### Message

Unknown option used

### **Default Severity**

Error

### **Description**

Indicates that a command option that the software does not recognize is used in an SDC file.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the software does not recognize the option named -periode:

create\_clock -name CLK3 -periode 10

SDC Lint Rule Checks

## SDC\_LINT\_OPT2

#### Message

CCD unsupported option used

### **Default Severity**

Warning

#### **Description**

Indicates that an unsupported command option is used in an SDC file. The software recognizes this option, but ignores it.

To configure an option as unsupported, use the configure\_lint\_check command. This command has a usage parameter that you can set to a value of unsupported.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the software does not support the <code>-exact</code> option in the <code>get\_nets</code> command:

get\_nets -exact clka

SDC Lint Rule Checks

## SDC\_LINT\_OPT3

#### Message

User defined forbidden option used

### **Default Severity**

Warning

### **Description**

Indicates that a forbidden command option is used in an SDC file.

To configure an option as forbidden, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>option</code>, which you can set to a value of forbidden.

### **Example**

To forbid the using the -hsc option in the  $get_cells$  command, use the following command in a lint configuration file:

```
configure_lint_check get_cells { -hsc { usage forbidden } }
```

After reading that configuration file, the following command causes a rule check violation because the -hsc option is used:

```
get_cells -hsc @ mod1/a_reg[1]
```

SDC Lint Rule Checks

## SDC\_LINT\_OPT4

#### Message

Non-SDC option used

#### **Default Severity**

Warning

### **Description**

Indicates that you have used a command option that does not comply with the currently selected version of SDC. For a list of all the supported SDC commands and options, see:

```
<release>/lib/gui/tcl/sdccmd.<sdc version>.
```

To select an SDC version, set the sdc\_version Tcl variable (see example). To check the latest supported version, use the following commands:

```
tclmode
puts $sdc::sdc_version
```

This is checked when you read in your SDC files with the READ SDC command.

To configure an option as non-SDC compliant, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>is\_sdc\_compliant</code>, which you can set to a value of <code>no</code>.

Note: If a command is not SDC compliant, it can still be among the commands/options supported by the tool. For a list of the non-SDC commands that the Conformal software supports, refer to the Appendix called "Supported Non-SDC Commands" in the *Conformal Constraint Designer User Guide*.

### **Example**

The following commands cause a rule check violation because the <code>-rise\_from</code> option does not comply with SDC version 1.6:

```
set sdc_version 1.6
set_false_path -rise_from [get_clocks {CLK1 CLK2}]
```

SDC Lint Rule Checks

## SDC\_LINT\_OPT5

#### Message

Missing required option

### **Default Severity**

Error

### **Description**

Indicates that a command option has been used without one of its required options.

To configure an option as required, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>required\_options</code>, where you can specify a list of required options.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because using the  $-clock_fall$  option requires the presence of the -clock option:

```
set_input_delay 2 -clock_fall [get_ports IN1]
```

SDC Lint Rule Checks

## SDC\_LINT\_OPT6

#### Message

Missing mandatory option

### **Default Severity**

Error

### **Description**

Indicates that a mandatory option of a command is not specified. This also applies to instances where one of several options is mandatory.

To configure an option as mandatory, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>usage</code>, which you can set to <code>mandatory</code>.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because using the  $-clock_fall$  option requires the presence of the -clock option:

```
set_input_delay 2 -clock_fall [get_ports IN1]
```

SDC Lint Rule Checks

## SDC\_LINT\_OPT7

#### Message

Missing recommended option

### **Default Severity**

Warning

#### **Description**

Indicates that a recommended option of a command is not specified.

To configure an option as recommended, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>usage</code>, which you can set to a value of <code>recommended</code>.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

To recommend using the <code>-waveform</code> option in the <code>create\_clock</code> command, use the following command in a lint configuration file:

```
configure_lint_check create_clock { -waveform { usage recommended } }
```

After reading that configuration file, the following command causes a rule check violation because it is missing the recommended -waveform option.

```
create_clock -name CLK -period 10
```

SDC Lint Rule Checks

## SDC\_LINT\_OPT8

#### Message

Using mutually exclusive options

### **Default Severity**

Error

### **Description**

Indicates that options that cannot appear together are used in the same command.

To configure options as mutually exclusive, use the <code>configure\_lint\_check</code> command. This command has a parameter called <code>mutex\_options</code>, where you can specify a list of options that are mutually exclusive.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the <code>-edges</code> and <code>-duty</code> cycle cannot appear together in the same create generate clock command:

```
create_generated_clock -edges {1 2 3} -duty_cycle 50 -source \
[get_ports clk] [get_pins div_reg/Q]
```

SDC Lint Rule Checks

# SDC\_LINT\_OPT9

#### Message

Option appears more than once

### **Default Severity**

**Error** 

#### **Description**

Indicates that a command option is used more than once in a command.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the -period option appears more than once:

create\_clock -period 10 -period 8 -waveform {0 5} [get\_ports clk]

SDC Lint Rule Checks

## SDC\_LINT\_OPT10

#### Message

User defined unhandled option used

### **Default Severity**

Warning

### **Description**

Indicates that a unhandled command option is used in an SDC file.

To configure an option as unhandled, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>usage</code>, which you can set to a value of <code>unhandled</code>.

### **Example**

To set -hsc option in the  $get_cells$  command as unhandled, use the following command in a lint configuration file:

```
configure_lint_check get_cells { -hsc { usage unhandled } }
```

After reading that configuration file, the following command causes a rule check violation because the -hsc option is used:

```
get_cells -hsc @ mod1/a_reg[1]
```

SDC Lint Rule Checks

# SDC\_LINT\_VAL\*

This section describes the SDC rule checks that relate to values.

- SDC LINT VAL1 on page 69
- SDC\_LINT\_VAL2 on page 70
- SDC\_LINT\_VAL3 on page 71
- SDC LINT VAL4 on page 72
- SDC\_LINT\_VAL5 on page 73

SDC Lint Rule Checks

# SDC\_LINT\_VAL1

#### Message

Missing required value

### **Default Severity**

Error

### **Description**

Indicates that a required value for a command option is not specified.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because no value is specified for the -period option:

create\_clock -name CLK -waveform {0 5} -period

SDC Lint Rule Checks

## SDC\_LINT\_VAL2

### Message

Invalid value type specified

### **Default Severity**

Error

### **Description**

Indicates that a value of the wrong type is specified to a command option.

To configure an option's valid values, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>valid\_types</code>, where you can specify a list of valid types.

This is checked when you read in your SDC files with the READ SDC command.

### **Example**

The following command causes a rule check violation because the value for the path multiplier must be an integer, not a float (1.5):

set\_multicycle\_path 1.5 -from A -to B

SDC Lint Rule Checks

## SDC\_LINT\_VAL3

#### Message

Invalid value specified

#### **Default Severity**

Error

### **Description**

Indicates that the value specified for a command or option is invalid. This usually happens in two cases: the given value does not match one of the expected enumerated types, or the value does not match one of the patterns specified as valid values.

To configure the valid values for an option, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>valid\_values</code>, where you can specify a list of valid values for the option.

This is checked when you read in your SDC files with the READ SDC command.

### **Examples**

- The following command causes a rule check violation because bc\_wk is not a valid value for the -analysis\_type option of the set\_operating\_conditions command:

  set\_operating\_conditions -analysis\_type bc\_wk
- The following command causes a rule check violation because block is not a valid mode name for the set\_wire\_load\_mode command:

```
set_wire_load_mode block
```

SDC Lint Rule Checks

## SDC\_LINT\_VAL4

#### Message

Value is out of range

### **Default Severity**

Error

#### **Description**

Indicates that a value specified to a command option is out of range. That is, it does not satisfy the range expression specified in the SDC language or in the lint configuration.

To configure the valid range for an option value, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>valid\_range</code>, where you can specify valid range for the option.

A valid range for an option value can be configured with the valid\_range option attribute.

### **Example**

The following command causes a rule check violation because the value specified for minimum porosity is outside the valid range of 0-90:

set\_min\_porosity 90.001 [current\_design]

SDC Lint Rule Checks

# SDC\_LINT\_VAL5

#### Message

Value is an empty list

#### **Default Severity**

Error

## **Description**

Indicates that a value is expected, but an empty list is found instead.

## **Example**

The following command causes a rule check violation because the value specified for the period option is an empty list:

```
create_clock -name CLK20 -waveform {0 5} -period {}
```

SDC Lint Rule Checks

# SDC\_LINT\_REF\*

This section describes the SDC rule checks that relate to references.

- SDC LINT REF1 on page 75
- SDC\_LINT\_REF2 on page 76
- SDC LINT REF3 on page 77
- SDC LINT REF4 on page 78
- <u>SDC\_LINT\_REF5</u> on page 80
- SDC LINT REF6 on page 81
- SDC LINT REF7 on page 82
- SDC\_LINT\_REF8 on page 83
- SDC\_LINT\_REF9 on page 85

SDC Lint Rule Checks

# SDC\_LINT\_REF1

#### Message

Object cannot be found

## **Default Severity**

Error

## **Description**

Indicates that no object of the expected type matches the given name in a command. This can happen in get\* commands, or in commands that use implicit references.

Note: For objects that are inside a blackbox, see rule <u>SDC\_LINT\_REF2</u>.

This is checked when you read in your SDC files with the READ SDC command.

## **Example**

The following command causes a rule check violation if clock CLK1 does not exist:

set\_multicycle\_path 3 -from [get\_clocks CLK1]

SDC Lint Rule Checks

# SDC\_LINT\_REF2

#### Message

The specified object name(s) is inside a black-box

## **Default Severity**

Error

## **Description**

Indicates that there is an occurrence where no object of the expected type was found because the given name leads into a blackbox. This can happen in get\* commands, or in commands that use implicit references.

This is checked when you read in your SDC files with the READ SDC command.

## **Example**

The following command causes a rule check violation if the mod1 module is a blackbox:

get\_cells mod1/a\_reg[1]

SDC Lint Rule Checks

# SDC\_LINT\_REF3

#### Message

Logical pin name used

#### **Default Severity**

Warning

## **Description**

Indicates that a logical pin name is used in a command.

This is checked when you read in your SDC files with the READ SDC command.

## **Example**

The following command causes a rule check violation if testkey/test\_clk is a logical pin:

```
create_generated_clock -edges {1 2 3} \
   -source [get_ports clka] [get_pins testkey/test_clk]
```

SDC Lint Rule Checks

## SDC\_LINT\_REF4

#### Message

Invalid object specified

#### **Default Severity**

**Error** 

## **Description**

Indicates that an object specified in a command argument has the wrong object type, is not a valid reference for the specific argument, or is an invalid object by itself (for example, a generated clock that has no master clock).

The type of an object referenced by a SDC command is one of the following:

- clock
- cell
- design
- lib
- lib\_cell
- lib\_pin
- net
- pin
- port

This is checked when you read in your SDC files with the READ SDC command.

To configure a list of valid object types for an option, use the <code>configure\_lint\_check</code> command for that option. This command has a parameter called <code>valid\_object\_types</code>, where you can specify a list of valid object types.

SDC Lint Rule Checks

# Example

The following command causes a rule check violation because the object list cannot be of type clock:

set\_disable\_timing [get\_clocks CLK1]

SDC Lint Rule Checks

# SDC\_LINT\_REF5

#### Message

Implicit object specified

## **Default Severity**

Warning

#### **Description**

Indicates that a potentially ambiguous implicit object reference is used: the appropriate get \* command has not been used, and there is more than one allowed object type for this argument.

This is checked when you read in your SDC files with the READ SDC command.

## **Example**

The following command causes a rule check violation because the -to option allows a clock, cell, port, or pin argument:

set\_false\_path -to CLK1

SDC Lint Rule Checks

# SDC\_LINT\_REF6

#### Message

Reference is an empty list

#### **Default Severity**

Error

## **Description**

Indicates that an object list specified to a command option is empty. This usually happens when a nested get\* command fails. This relates to rule <u>SDC\_LINT\_REF1</u>.

This is checked when you read in your SDC files with the READ SDC command.

#### **Example**

The following command causes rule check violation if creation fails for clock CLK1:

set\_false\_path -from [get\_clocks CLK1]

SDC Lint Rule Checks

# SDC\_LINT\_REF7

#### Message

Not recommended object type specified

## **Default Severity**

Warning

## **Description**

Indicates that an object that was used in the specified command is not recommended.

To configure a list of object types that are not recommended for an option, use the configure\_lint\_check command for that option. This command has a parameter called flag\_on\_object\_types, where you can specify a list of object types that are not recommended.

SDC Lint Rule Checks

# SDC\_LINT\_REF8

#### Message

Incorrect clocks propagate to reference object

#### **Default Severity**

Error

### **Description**

Indicates that a statement has failed (and no SDC object was created for it), due to how clocks propagate or do not propagate, to one or more objects referenced in the command.

**Note:** This rule is checked during set system mode verify.

#### **Example**

These are the cases reported in this rule:

- For a generated clock with -master\_clock, the specified master clock does not propagate to the -source pin.
- For a generated clock, the only clock propagating to the -source pin is invalid (has SDC\_LINT\_REF8 reported itself).
- For a generated clock, the clock that propagates to the -source pin is inactive.
- For a generated clock without -master\_clock, multiple clocks propagate to the -source pin, so a master clock cannot be determined.
- A generated clock has no root master clock (non-generated ancestor). In other words, following the master clock chain, a circularity is found. One clock in that circularity is shown in the rule occurrence.
- For a set\_input\_delay or set\_output\_delay with -reference\_pin and -clock, the specified pin is not in the network of the specified clock.
- For a set\_input\_delay or set\_output\_delay with -reference\_pin and without -clock, the specified pin is not in the network of a clock.

## Conformal Constraint Designer Command Reference SDC Lint Rule Checks

| For a set_clock_sense with -clock, a specified clock does not propagate to a |
|------------------------------------------------------------------------------|
| reference object.                                                            |

| ■ For a set_clock_sense without -clock, no clock propagates t | o a re | terence of | oject. |
|---------------------------------------------------------------|--------|------------|--------|
|---------------------------------------------------------------|--------|------------|--------|

SDC Lint Rule Checks

## SDC\_LINT\_REF9

#### Message

Multiple master clocks for generated clock

#### **Default Severity**

Warning

#### **Description**

Indicates that, for a generated clock without <code>-master\_clock</code>, multiple clocks propagate to the <code>-source</code> pin. A master clock will be determined as follows:

- If only one active clock propagates to the -source pin, the active clock is the master clock.
- If more than one active clocks propagate to the -source pin, the master clock is the first one in the list sorted by clock name.

## **Example**

The following commands cause only one active clock to propagate to the -source pin of generated clock, so the active clock clk1 is used as the master clock

```
create_clock -name clk0 -period 2 d -add
create_clock -name clk1 -period 2 d -add
set_active_clocks {clk1}
create_generated_clock -name gclk -source d -divide_by 1 q
```

The following commands cause more than one active clock to propagate to the -source pin of generated clock, so clk1 is used as the master clock:

```
create_clock -name clka -period 2 d -add
create_clock -name clk1 -period 2 d -add
create_generated_clock -name gclk -source d -divide_by 1 q
```

# Conformal Constraint Designer Command Reference SDC Lint Rule Checks

5

# **Clock Domain Crossing Rule Checks**

This section describes the clock domain crossing rule set (cdc\_def\_rs), which is a default rule set included with Conformal Constraint Designer.

- cdc\_datactrl\_sync\_rule on page 90
- cdc conv check rule on page 109
- <u>cdc\_setreset\_sync\_rule</u> on page 115
- cdc sr sync crossing rule on page 123

For information on CDC checks, refer to the "Clock Domain Crossing Flow" in the Conformal Constraint Designer User Guide.

# **CDC Rule Check Quick Reference**

Table 5-1 Quick Tasks

| Task                           | Command Example                                                                                                                           |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Add CDC rule set               | add rule set -file ccd_default_cdc_ruleset.tcl                                                                                            |
| Report all the CDC rule groups | report rule group cdc_def_rs/*                                                                                                            |
| Report CDC rule source         | report rule source cdc_* report rule source cdc_datactrl_sync_rule                                                                        |
| Report rule instance           | report rule instance cdc_def_rs/cdc_checks/clocked->unclocked report rule instance cdc_def_rs/sr_sync_crossing_checks/ sr_sync_clkA->clkA |

Table 5-2 CDC Rule Set (cdc\_def\_rs) Quick Reference

| Rule Group             | Rule Instance Base Name                                  | Rule Source               |
|------------------------|----------------------------------------------------------|---------------------------|
| cdc_checks             | cdc_< <i>clk_name</i> >->cdc_< <i>clk_name</i> >         | cdc datactrl sync rule    |
|                        | clocked->unclocked                                       |                           |
|                        | unclocked -> clocked                                     |                           |
|                        | unclocked -> unclocked                                   |                           |
| conv_checks            | convergence_in_ <clk_name></clk_name>                    | cdc conv check rule       |
|                        | convergence_in_clkA                                      |                           |
|                        | convergence_in_clkB                                      |                           |
|                        | convergence_in_u_plldiv_by_2                             |                           |
| set_rst_checks         | set_reset_for_ <clk_name></clk_name>                     | cdc setreset sync rule    |
|                        | set_reset_for_clkA                                       |                           |
|                        | set_reset_for_clkB                                       |                           |
|                        | set_reset_for_plldiv_by_2                                |                           |
|                        | set_reset_for_unclocked                                  |                           |
| sr_sync_crossing_check | sr_sync_ <clk_name>-&gt;<clk_name></clk_name></clk_name> | cdc sr sync crossing rule |

Clock Domain Crossing Rule Checks

| sr_sync_clkA->clkA                    |
|---------------------------------------|
| sr_sync_clkB-> clkB                   |
| sr_sync_u_plldiv_by_2-> u_plldiv_by_2 |

Note: The Rule Instance names provided are base names, the full path of the rule instance would contain its rule set and rule group. For example, here are some full rule instance names:

cdc\_def\_rs/sr\_sync\_crossing\_checks/sr\_sync\_u\_plldiv\_by\_2-> u\_plldiv\_by\_2
cdc\_def\_rs/set\_rst\_checks/set\_reset\_for\_unclocked
cdc\_def\_rs/cdc\_checks/unclocked -> unclocked

## cdc\_datactrl\_sync\_rule

```
cdc_datactrl_sync_rule
    analysis_mode <structural | functional>
    source_clock <clock_object>
    destination_clock <clock_object>
    from <start_object>
    to <end_object>
    modules <list_of_modules>
    consider_clock_group <yes | no>
    consider_clock_phase <yes | no>
    expand_same_clock_group <no | yes>
    sync_chain_logic {dff <wire | buffer | logic> mux <wire | buffer | logic>}
    sync_chain_fanout {dff <single | multiple> mux <single | multiple>}
    cdc_path_logic {dff <wire | buffer | logic> mux <wire | buffer | logic>
                    user <wire | buffer | logic>}
    cdc_path_fanout {dff <single | multiple> mux <single | multiple>
                    user <single | multiple>}
    allow_sync_scheme <all | dff | mux | user>
    dff_sync_scheme {min <2> max <infinite> first <dff | latch>}
    mux_sync_scheme {min 0 max 0 first <dff | latch>}
    monitor_cycles <1 | 2>
    exclude_modules <list_of_modules>
    filter_paths {from <object> to <object>} ...
    exclude_atomic_checks <list_of_atomic_checks>
     suppress_options_in_header <list_of_options>
```

Structurally and functionally verifies that each crossing between the source and destination clocks are correctly synchronized. If the synchronization scheme does not adhere to the specified criteria, the tool will report a violation of this rule check for the crossing.

#### **Rule Attributes**

Criteria for the synchronization is specified through attributes. To view the attributes from the tool, use the following command:

```
report rule source "cdc_datactrl_sync_rule" -verbose
```

The following details the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### analysis\_mode

| Description    | Specifies whether to perform structural or functional checks. |  |
|----------------|---------------------------------------------------------------|--|
| Possible Value | <structural functional=""  =""></structural>                  |  |

Clock Domain Crossing Rule Checks

| Example | set_attribute \$rule_instance | e analysis_mode functional |
|---------|-------------------------------|----------------------------|
|         |                               |                            |

## source\_clock

| Description    | Specifies the source clock. Must be an SDC object of a clock.                                                                                                                                                                                                                                                                      |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | clock_object                                                                                                                                                                                                                                                                                                                       |
| Example        | You can also use the keywords clocked and unclocked to specify a source clock. However, you cannot combine these keywords with SDC objects (for example, you cannot designate a source clock as clocked/unclocked, and then designate an SDC object for the destination clock); both must be SDC objects or both must be keywords. |
|                | For example:                                                                                                                                                                                                                                                                                                                       |
|                | <pre>set_attribute \$rule_instance source_clock \     [find -sdcobj <clk1>] \ set_attribute \$rule_instance source_clock clocked set_attribute \$rule_instance source_clock \     [find -sdcobj <clk1>]</clk1></clk1></pre>                                                                                                        |

## destination\_clock

| Description    | Specifies destination clock, must be an SDC object of a clock.                                                                                                                                                                                                                                                                          |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | clock_object                                                                                                                                                                                                                                                                                                                            |
| Example        | <pre>set_attribute \$rule_instance destination_clock \   [find -sdcobj <clk2>]</clk2></pre>                                                                                                                                                                                                                                             |
|                | You can also use the keywords clocked and unclocked to specify a destination clock. However, you cannot combine these keywords with SDC objects (for example, you cannot designate a source clock as clocked/unclocked, and then designate an SDC object for the destination clock); both must be SDC objects or both must be keywords. |
|                | For example:                                                                                                                                                                                                                                                                                                                            |
|                | <pre>set_attribute \$rule_instance destination_clock \    [find -sdcobj <clk2>] set_attribute \$rule_instance destination_clock unclocked</clk2></pre>                                                                                                                                                                                  |

Clock Domain Crossing Rule Checks

#### from

Description Specifies the start point of a crossing; must be a design object.

(optional)

Possible Value start\_object

Example set\_attribute \$rule\_instance from [find -instance \]

<top/sub/abc\_reg>]

Refer to Figure 5-11 on page 106 and Figure 5-12 on page 107 for an example.

#### to

| Description    | Specifies the end point of a crossing; must be a design object. (optional)                     |
|----------------|------------------------------------------------------------------------------------------------|
| Possible Value | end_object                                                                                     |
| Example        | <pre>set_attribute \$rule_instance to \   [find -instance <top sub="" xyz_reg="">]</top></pre> |

#### modules

| Description    | Constrains the rule instance of a CDC structural check such that it is applied to the CDC paths of the specified modules. |
|----------------|---------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_modules></list_of_modules></pre>                                                                            |
| Example        | <pre>set_attribute \$rule_instance module \ [ find -design modue_b ]</pre>                                                |

# Conformal Constraint Designer Command Reference Clock Domain Crossing Rule Checks

## consider\_clock\_group

| Description    | Please note that this option is no longer supported because clock groups are not considered for synchronizer detection. |
|----------------|-------------------------------------------------------------------------------------------------------------------------|
|                | Specifies whether to take <code>clock_groups</code> into account when considering a CDC.                                |
|                | Note: Source and destination clocks are treated as asynchronous even if they are in the same clock group.               |
| Possible Value | <yes no=""  =""></yes>                                                                                                  |
|                | Default is yes.                                                                                                         |
| Example        | set_attribute \$rule_instance consider_clock_groups no                                                                  |

## consider\_clock\_phase

| Description    | Specifies whether to take clock_phase into account when considering a CDC. Yes is the default.            |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
|                | Note: Source and destination clocks are treated as asynchronous even if they are in the same clock group. |  |
| Possible Value | <yes no=""  =""></yes>                                                                                    |  |
|                | Default is yes.                                                                                           |  |
| Example        | set_attribute \$rule_instance consider_clock_phase no                                                     |  |

Figure 5-1 consider\_clock\_phase==yes



Figure 5-2 consider\_clock\_phase==no



# Conformal Constraint Designer Command Reference Clock Domain Crossing Rule Checks

## expand\_same\_clock\_group

| Description    | Specifies whether to expand the paths between the source and destination clocks within the same clock group. |
|----------------|--------------------------------------------------------------------------------------------------------------|
| Possible Value | <no yes=""  =""></no>                                                                                        |
|                | Default is no.                                                                                               |
| Example        | <pre>set_attribute \$rule_instance expand_same_clock_group yes</pre>                                         |

## sync\_chain\_logic

| Description    | Specifies the sync chain logic.                                                                                                                                     |                                                   |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Possible Value | <pre>{dff <wire buffer="" logic=""  =""> mux <wire buffer="" logic=""  ="">}</wire></wire></pre>                                                                    |                                                   |
|                | Default value is dff                                                                                                                                                | wire mux wire.                                    |
|                | dff                                                                                                                                                                 | For DFF synchronization schemes                   |
|                | mux                                                                                                                                                                 | For MUX synchronization schemes                   |
|                | wire  No logic is allowed  buffer  Allows only buffers/inverters inside the synchronization chain                                                                   |                                                   |
|                |                                                                                                                                                                     |                                                   |
|                | logic                                                                                                                                                               | Allows any logic inside the synchronization chain |
| Atomic Checks  | cdc_ctrl_logic_type_check checks logic type in the data path (for DFF crossings). cdc_data_logic_type_check checks logic type in the data path (for MUX crossings). |                                                   |
|                |                                                                                                                                                                     |                                                   |
| Example        | set_attribute \$rule_instance sync_chain_logic dff wire                                                                                                             |                                                   |
|                | set_attribute \$rul                                                                                                                                                 | e_instance sync_chain_logic mux buffer            |

Clock Domain Crossing Rule Checks

Figure 5-3 sync\_chain\_logic (for D Flip Flop)



Figure 5-4 sync\_chain\_logic (for MUX)



## sync\_chain\_fanout

| Description    | Specifies whether fanouts a                                                     | Specifies whether fanouts are allowed in the sync chain. |  |
|----------------|---------------------------------------------------------------------------------|----------------------------------------------------------|--|
| Possible Value | {dff <single multiple=""  =""> mux <single multiple=""  ="">}</single></single> |                                                          |  |
|                | dff                                                                             | For DFF synchronization schemes                          |  |
|                | mux                                                                             | For MUX synchronization schemes                          |  |

Clock Domain Crossing Rule Checks

|               | single                                                                                                 | Fanouts are not allowed                             |
|---------------|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
|               | multiple                                                                                               | Fanouts are allowed                                 |
| Atomic Checks | <pre>cdc_ctrl_multi_chain_check checks if sync-chain fanouts to multiple destinations (for DFF).</pre> |                                                     |
|               | cdc_data_multi_ch fanouts to multiple dest                                                             | ain_check checks if sync-chain tinations (for MUX). |
| Example       | set_attribute \$rule_:<br>[list dff multip                                                             | instance sync_chain_fanout \<br>le mux multiple]    |

Figure 5-5 sync\_chain\_fanout (for D Flip Flop)



Figure 5-6 sync\_chain\_fanout (for MUX)



### cdc\_path\_logic

| Description    | Specifies the logic type in the wire mux wire user wire                                                                                                      | CDC path. Default value is dff<br>e                              |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Possible Value | {dff <wire buffer="" logic=""  =""> user <wire but<="" td=""  =""><td>logic&gt; mux <wire buffer=""  =""  <br="">ffer   logic&gt;}</wire></td></wire></wire> | logic> mux <wire buffer=""  =""  <br="">ffer   logic&gt;}</wire> |
|                | dff                                                                                                                                                          | For DFF synchronization schemes                                  |
|                | mux                                                                                                                                                          | For MUX synchronization schemes                                  |

Clock Domain Crossing Rule Checks

|               | user                                                                                              | For user synchronization scheme                                |
|---------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
|               | wire                                                                                              | No logic is allowed                                            |
|               | buffer                                                                                            | Allows only buffers/inverters inside the synchronization chain |
|               | logic                                                                                             | Allows any logic inside the synchronization chain              |
| Atomic Checks | cdc_path_logic_type_check checks logic type in the CDC path.                                      |                                                                |
| Example       | <pre>set_attribute \$rule_instance cdc_path_logic \     [list dff wire mux wire user logic]</pre> |                                                                |

Figure 5-7 cdc\_path\_logic for DFF



Figure 5-8 cdc\_path\_logic for MUX



### cdc\_path\_fanout

| Description    | Specifies whether a CDC path can fanout to multiple destinations.                                                       |
|----------------|-------------------------------------------------------------------------------------------------------------------------|
| Possible Value | {dff <single multiple=""  =""> mux <single multiple=""  =""> user <single multiple=""  ="">}</single></single></single> |
|                | dff For DFF synchronization schemes                                                                                     |

# Conformal Constraint Designer Command Reference Clock Domain Crossing Rule Checks

|               | mux                                                                                    | For MUX synchronization schemes               |
|---------------|----------------------------------------------------------------------------------------|-----------------------------------------------|
|               | user                                                                                   | For user synchronization schemes              |
|               | single                                                                                 | Fanouts are not allowed                       |
|               | multiple                                                                               | Fanouts are allowed                           |
| Atomic Checks | cdc_path_destination_check checks for multiple destinations (fanouts) in the CDC path. |                                               |
| Example       | set_attribute \$rule_instar<br>[list dff multiple mux                                  | nce cdc_path_fanout \ x multiple user single] |

### allow\_sync\_scheme

| Description    | Specifies the allowed types of sync schemes for the CDC path being validated: |                                            |
|----------------|-------------------------------------------------------------------------------|--------------------------------------------|
| Possible Value | <all dff="" mux="" user=""  =""></all>                                        |                                            |
|                | all                                                                           | Allows all clock schemes                   |
|                | dff                                                                           | Only DFF type of sync scheme is allowed    |
|                | mux                                                                           | Only MUX type of sync scheme is allowed    |
|                | user                                                                          | Only user specified sync module is allowed |

#### dff\_sync\_scheme

| Description    | Specifies the minimum/maximum number of DFFs allowed in the sync chain and whether the first destination should be a latch or a DFF.  Default value is min 2 max infinite first dff. |                                                                                            |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| Possible Value | {min <2> max <infinite> first <dff latch=""  ="">}</dff></infinite>                                                                                                                  |                                                                                            |
|                | min                                                                                                                                                                                  | Specifies the minimum number of DFFs (must be 2 or more)                                   |
|                | max                                                                                                                                                                                  | Specifies the maximum number of DFFs (must be greater than or equal to the minimum number) |

Clock Domain Crossing Rule Checks

|               | first                                                      | Specifies whether the first destination is a latch or DFF |
|---------------|------------------------------------------------------------|-----------------------------------------------------------|
| Atomic Checks | cdc_ctrl_min_sync_chair number of flops is met.            | n_check checks if the minimum                             |
|               | cdc_data_max_sync_chair number of flops is met             | n_check checks if the maximum                             |
|               | cdc_ctrl_first_dlatch_c<br>element in the destination is a | check Checks if the first sequential latch.               |
| Example       | set_attribute \$rule_instanc<br>[list min 2 max 3 first    |                                                           |

Figure 5-9 dff\_sync\_scheme



### mux\_sync\_scheme

| Description    | For MUX synchronizers, specifies the minimum/maximum number of flops and the logic type of the first destination. |
|----------------|-------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre>{min 0 max 0 first <dff latch=""  ="">}</dff></pre>                                                          |
|                | Default value is min 0 max 0 first dff.                                                                           |
|                | min For MUX synchronizers, specifies the minimum number of flops (must be 0 or more)                              |

Clock Domain Crossing Rule Checks

|               | max                                     | For MUX synchronizers, specifies the maximum number of flops (must be greater than or equal to the minimum number) |
|---------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------|
|               | first                                   | Specifies whether the first destination is a latch or DFF                                                          |
| Atomic Checks |                                         | Latch_check checks if the first sequential tination is a latch or a DFF.                                           |
|               | cdc_data_max_sync                       | c_chain_check checks if the maximum met.                                                                           |
|               | cdc_data_min_synd<br>number of flops ha | c_chain_check checks if the minimum s been met.                                                                    |
| Example       |                                         | <pre>ale_instance mux_sync_scheme \ nax 3 first latch]</pre>                                                       |

Figure 5-10 mux\_sync\_scheme



# Conformal Constraint Designer Command Reference Clock Domain Crossing Rule Checks

## monitor\_cycles

| Description    | Specifies the number of clock cycles used to monitor the signals for CDC functional checking purposes.                                                                                                                                                                                                                                                                                  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | When the source and destination clocks have the same clock periods, then one monitor cycle equals the clock period multiplied by 1. When the clock periods are different, then one monitor cycle equals the least common multiplier (LCM) multiplied by one. For example, if monitor_cycles changes to 2, then it would be the clock period multiplied by 2 or the LCM multiplied by 2. |
| Possible Value | <1   2>                                                                                                                                                                                                                                                                                                                                                                                 |
|                | Default value is 1 clock cycle.                                                                                                                                                                                                                                                                                                                                                         |
| Example        | set_attribute \$rule_instance monitor_cycles 2                                                                                                                                                                                                                                                                                                                                          |

## exclude\_modules

| Description    | Constrains the rule instance of a CDC structural check such that it is not applied to the CDC paths of the specified modules. |
|----------------|-------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <li><li><li><li><li></li></li></li></li></li>                                                                                 |
| Example        | <pre>set_attribute \$rule_instance exclude_module \ [ find -design mod_a ]</pre>                                              |

## filter\_paths

| Description    | A list of path specifications to filter out.  |
|----------------|-----------------------------------------------|
| Possible Value | {from <object> to <object>}</object></object> |

Clock Domain Crossing Rule Checks

#### Example

#### For a single destination:

This would filter A\_reg->B1\_reg.

For multiple destinations, use the following format. If you use the set\_attribute filter\_paths command more than once, the last command overrides all previous commands.

#### For multiple destinations:

```
set_attribute $rule_instance filter_paths \
    [list from [find -instance A_reg] to \
    [find -instance {B1_reg C1_reg}] ]
```

This would filter A\_reg->B1\_reg and A\_reg->C1\_reg.

This would filter a\_reg->c\_reg, a\_reg->d\_reg, b\_reg->c\_reg, b\_reg->d\_reg paths as well as f\_reg->g\_reg.

Figure 5-11 filter\_paths for datactrl



Figure 5-12 filter\_paths for datactrl (multiple destinations)



#### exclude\_atomic\_checks

| Description    | Excludes/disables atomic checks for the specified rule instance.                                                                     |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_atomic_checks></list_of_atomic_checks></pre>                                                                           |
| Example        | <pre>set_attribute \$rule_instance exclude_atomic_checks \   [list cdc_path_logic_type_check \    cdc_path_destination_check ]</pre> |

#### suppress\_options\_in\_header

| Description    | Excludes the specified rule options from the REPORT RULE CHECK header.   |
|----------------|--------------------------------------------------------------------------|
| Possible Value | <pre><list_of_instances_to_exclude></list_of_instances_to_exclude></pre> |

# Conformal Constraint Designer Command Reference Clock Domain Crossing Rule Checks

| Example | For example, to exclude the paths specified by the filter_paths attribute from the REPORT RULE CHECK header, use the set_attribute command on each rule instance: |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <pre>set_attribute \$rule_instance suppress_options_in_header \ [ list filter_paths]</pre>                                                                        |

Clock Domain Crossing Rule Checks

## cdc\_conv\_check\_rule

```
cdc_conv_check_rule
    analysis_mode <both | structural | functional>
    destination_clock <clock_object>
    from <start_object>
    to <end_object>
    check_conv_type <same_clock_groups_conv | diff_clock_groups_conv | all>
    check_vector_conv <all | invector | outvector>
    filter_paths {from <convergence_source_list> end_point
    <convergence_end_point>} ...
    suppress_options_in_header <list_of_options>
```

Structurally and functionally verifies that the CDCs are not converging at the destination domain. The convergence type is specified through the rule attributes listed below. If the convergence does not adhere to the criteria specified, the tool will report a violation of this rule for each convergence point.

#### **Rule Attributes**

Criteria for the rule is specified through rule attributes. To view the rule attributes from the tool, use the following command:

```
report rule source "cdc_conv_check_rule" -verbose
```

The following table details the rule attributes for this check. Some of these rule attributes are proved by the atomic checks described in (described in <u>"Atomic Checks"</u> on page 533).

#### analysis mode

| Description    | Specifies whether to perform structural and/or functional checks. |
|----------------|-------------------------------------------------------------------|
| Possible Value | <both functional="" structural=""  =""></both>                    |
| Example        | set_attribute \$rule_instance analysis_mode functional            |

#### destination\_clock

| Description    | Specifies destination clock, must be an SDC object of a clock. |
|----------------|----------------------------------------------------------------|
| Possible Value | clock_object                                                   |

| Example | <pre>set_attribute \$rule_instance destination_clock \   [find -sdcobj <clk2>]</clk2></pre>                                                                                                                                                                                                                                             |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | You can also use the keywords clocked and unclocked to specify a destination clock. However, you cannot combine these keywords with SDC objects (for example, you cannot designate a source clock as clocked/unclocked, and then designate an SDC object for the destination clock); both must be SDC objects or both must be keywords. |
|         | For example:                                                                                                                                                                                                                                                                                                                            |
|         | <pre>set_attribute \$rule_instance destination_clock \     [find -sdcobj <clk2>] set_attribute \$rule_instance destination_clock unclocked</clk2></pre>                                                                                                                                                                                 |

#### from

| Description    | Specifies the start point of a crossing; must be a design object. (optional) |
|----------------|------------------------------------------------------------------------------|
| Possible Value | start_object                                                                 |
| Example        | <pre>set_attribute \$rule_instance from [find -instance \</pre>              |

#### to

| Description    | Specifies the end point of a crossing; must be a design object. (optional)                     |
|----------------|------------------------------------------------------------------------------------------------|
| Possible Value | end_object                                                                                     |
| Example        | <pre>set_attribute \$rule_instance to \   [find -instance <top sub="" xyz_reg="">]</top></pre> |

## check\_conv\_type

| Description | Specifies whether the convergence is from the same source |
|-------------|-----------------------------------------------------------|
|             | domain or from difference source domains. Default is      |
|             | same_clock_groups_conv.                                   |

Clock Domain Crossing Rule Checks

| Possible Value | <pre><same_clock_groups_conv< pre=""></same_clock_groups_conv<></pre> | diff_clock_groups_conv   all>                                                   |
|----------------|-----------------------------------------------------------------------|---------------------------------------------------------------------------------|
|                | same_clock_groups_conv                                                | Convergence between signals is from same source clock                           |
|                | diff_clock_groups_conv                                                | Convergence between the signals is from different source clocks                 |
|                | all                                                                   | Convergence can be from the same source clock, or from different source clocks. |
| Atomic Checks  | cdc_conv_same_domair the same source domain.                          | n_check checks for convergence from                                             |
|                | cdc_conv_diff_domair different source domains.                        | n_check checks for convergence from                                             |
| Example        | set_attribute \$rule_inst<br>same_clock_domain                        | cance check_conv_type \                                                         |

Figure 5-13 check\_conv\_type (from same source clock)



Clock Domain Crossing Rule Checks

Figure 5-14 check\_conv\_type (from different source clock)



#### check\_vector\_conv

| Description | Specifies whether the convergence is from the same vectors |
|-------------|------------------------------------------------------------|
|             | (invector) or from different vectors (outvector).          |

Possible Value <all | invector | outvector>

Default is all.

all Check both invector and outvector convergence

invector Check for invector convergence, where

convergence occurs amongst  ${\tt from\_instance}$  of CDC paths that belong to the same group of

multibit registers (such as arrays).

outvector Check for outvector convergence, where the

convergence occurs amongst from\_instance of CDC paths that belong to different groups of

single-bit or multi-bit registers.

Clock Domain Crossing Rule Checks



Figure 5-15 check\_vector\_conv (invector convergence)



Clock Domain Crossing Rule Checks

Figure 5-16 check\_vector\_conv (outvector convergence)



## filter\_paths

| Description    | Specifies the convergence paths to filter using a list of convergence sources and their corresponding convergence points.              |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | {from <object> end_point <object>}</object></object>                                                                                   |
| Atomic Checks  | cdc_conv_source_filtered indicates that the specified convergence path has been filtered.                                              |
| Example        | <pre>set_attribute \$rule_instance filter_paths [list \     from [find -instance A_reg] \     end_point [find -instance B1_reg]]</pre> |

Clock Domain Crossing Rule Checks

## cdc\_setreset\_sync\_rule

```
cdc_setreset_sync_rule
    analysis_mode <structural | functional>
    destination_clock <clock_object>
    consider_clock_phase <yes | no>
    consider_clock_group <yes | no>
    allow_syncchain_with_no_sr <no | yes>
    dff_sync_scheme {min <2>}
    allowed_logic {logic | inv | wire}
    check_type <both | set | reset>
    set_reset_source <list_of_objects>
    filter_paths {driver {object} from <object> to <object>} ...
    exclude_atomic_checks <list_of_atomic_checks>
    suppress_options_in_header <list_of_options>
```

Structurally verifies that the set/reset drivers are synchronized to the destination domain. Criteria for the synchronization is specified through the rule attributes listed below. If the synchronization scheme does nreot adhere to the specified criteria, the tool will report a violation of this rule. If there are multiple control paths to setreset driver, violation for each unique path to the setreset driver will be reported.

Figure 5-17 cdc\_setreset\_sync\_rule



Clock Domain Crossing Rule Checks

#### **Rule Attributes**

Criteria for the rule is specified through rule attributes. To view the rule attributes from the tool, use the following command:

```
report rule source "cdc_setreset_sync_rule" -verbose
```

The following table details the rule attributes for this check. Some of these rule attributes are provied by the atomic checks described in (described in <u>"Atomic Checks"</u> on page 533).

#### analysis\_mode

| Description    | Specifies whether to perform structural or functional checks. |
|----------------|---------------------------------------------------------------|
| Possible Value | <structural functional=""  =""></structural>                  |
| Example        | set_attribute \$rule_instance analysis_mode functional        |

#### destination\_clock

| Description    | Specifies destination clock. This must be an SDC object of a clock.                                                                                                                                                                                                                                                                     |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | clock_object                                                                                                                                                                                                                                                                                                                            |
| Example        | <pre>set_attribute \$rule_instance destination_clock \   [find -sdcobj <clk2>]</clk2></pre>                                                                                                                                                                                                                                             |
|                | You can also use the keywords clocked and unclocked to specify a destination clock. However, you cannot combine these keywords with SDC objects (for example, you cannot designate a source clock as clocked/unclocked, and then designate an SDC object for the destination clock); both must be SDC objects or both must be keywords. |
|                | For example:                                                                                                                                                                                                                                                                                                                            |
|                | <pre>set_attribute \$rule_instance destination_clock \    [find -sdcobj <clk2>] set_attribute \$rule_instance destination_clock unclocked</clk2></pre>                                                                                                                                                                                  |

Clock Domain Crossing Rule Checks

## consider\_clock\_phase

| Description    | Specifies whether to check clock_phase in the synch chain. |
|----------------|------------------------------------------------------------|
| Possible Value | <yes no=""  =""></yes>                                     |
|                | Default is yes.                                            |
| Example        | set_attribute \$rule_instance consider_clock_phase no      |

## consider\_clock\_group

| Description    | Specifies whether to take clock_groups into account when considering a CDC.                               |
|----------------|-----------------------------------------------------------------------------------------------------------|
|                | Note: Source and destination clocks are treated as asynchronous even if they are in the same clock group. |
| Possible Value | <yes no=""  =""></yes>                                                                                    |
|                | Default is yes.                                                                                           |
| Example        | set_attribute \$rule_instance consider_clock_groups no                                                    |

## allow\_syncchain\_with\_no\_sr

| Description    | Specifies whether synch chains with no set/reset signals are allowed |
|----------------|----------------------------------------------------------------------|
| Possible Value | <no yes=""  =""></no>                                                |
|                | Default is no.                                                       |
| Example        | set_attribute \$rule_instance allow_syncchain_with_no_sr yes         |

#### dff\_sync\_scheme

| Description | Specifies the minimum/maximum number of flops and whether the first |
|-------------|---------------------------------------------------------------------|
|             | destination is a latch or DFF.                                      |

Clock Domain Crossing Rule Checks

Possible Value {min <2>} Default is min 2. Specifies the minimum number of min DFFs (must be 2 or more) Specifies the maximum number of max DFFs (must be greater than or equal to the minimum number) Specifies whether the first element in first the destination is a latch or a DFF Atomic Checks cdc\_setreset\_min\_dff\_check checks if the minimum number of flops has been met.

set\_attribute \$rule\_instance dff\_sync\_scheme "min 2"

#### allowed\_logic

Example

| Description    | Specifies the allowed logic type for the sync chain.                                                        |                                                          |
|----------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|
| Possible Value | {logic   inv   wire}                                                                                        |                                                          |
|                | Default value is                                                                                            | S logic.                                                 |
|                | logic                                                                                                       | Any logic is allowed as a set-reset driver               |
|                | wire                                                                                                        | Glue logic is not allowed as a set-reset driver          |
|                | inv                                                                                                         | Only buffers/invertors are allowed as a set-reset driver |
| Atomic Checks  | cdc_setreset_logic_type_check checks the logic type in the sync chain (from driver to the first key point). |                                                          |
| Example        | set_attribute                                                                                               | <pre>\$rule_instance allowed_logic logic</pre>           |

Figure 5-18 allowed\_logic



#### check\_type

| Description    | Specifies wh                                                   | hether | the port of a flip flop is set or reset. |
|----------------|----------------------------------------------------------------|--------|------------------------------------------|
| Possible Value | <both s<="" th=""  =""><th>set  </th><th>reset&gt;</th></both> | set    | reset>                                   |

Default value is both.

both Perform both set and reset checks

set Perform only set checks

reset Perform only reset checks

Example set\_attribute \$rule\_instance check\_type set

## set\_reset\_source

| Description    | Specifies the source for the set/reset. When you specify this rule attribute, the tool will perform additional checks to ensure that the specified list of objects are in the fan-in cone of the set/reset driver. |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <li>st_of_objects&gt;</li>                                                                                                                                                                                         |
| Example        | <pre>set_attribute \$rule_instance set_reset_source \   [find -port resetn]</pre>                                                                                                                                  |

## filter\_paths

| Description    | Filters out paths with the specified from/to or with the specified driver object.                                               |
|----------------|---------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | {driver {object} from <object> to <object>}</object></object>                                                                   |
| Example        | <pre>set_attribute \$rule_instance filter_paths [list \     from [find -instance A_reg] \     to [find -instance B1_reg]]</pre> |

Figure 5-19 filter\_paths for setreset



## exclude\_atomic\_checks

| Description    | Excludes/disables atomic checks for the specified rule instance.                                                                               |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_atomic_checks></list_of_atomic_checks></pre>                                                                                     |
| Example        | <pre>set_attribute \$rule_instance exclude_atomic_checks \   [list cdc_setreset_target_clock_sync_check \   cdc_setreset_min_dff_check ]</pre> |

## suppress\_options\_in\_header

| Description    | Excludes the specified rule options from the REPORT RULE CHECK header.   |
|----------------|--------------------------------------------------------------------------|
| Possible Value | <pre><list_of_instances_to_exclude></list_of_instances_to_exclude></pre> |

| Example | For example, to exclude the paths specified by the filter_paths attributes from the REPORT RULE CHECK header, use the set_attribute command on each rule instance: |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <pre>set_attribute \$rule_instance suppress_options_in_header \ [ list filter_paths]</pre>                                                                         |

Clock Domain Crossing Rule Checks

## cdc\_sr\_sync\_crossing\_rule

```
cdc_sr_sync_crossing_rule
    analysis_mode <structural | functional>
    source_clock <clock_object>
    destination_clock <clock_object>
    from <start_object>
    to <end_object>
    modules <list_of_modules>
    consider_clock_group <yes | no>
    consider_clock_phase <yes | no>
    expand_same_clock_group <no | yes>
    consider_same_sr_source <no | yes>
    expand_same_sr_source <no | yes>
    sync_chain_logic {dff <wire | buffer | logic> mux <wire | buffer | logic>}
    sync_chain_fanout {dff <single | multiple> mux <single | multiple>}
    cdc_path_logic {dff <wire | buffer | logic> mux <wire | buffer | logic>
                    user <wire | buffer | logic>}
    cdc_path_fanout {dff <single | multiple> mux <single | multiple>
                     user <single | multiple>}
    allow_sync_scheme <all | dff | mux | user>
    dff_sync_scheme {min <2> max <infinite> first <dff | latch>}
    mux_sync_scheme {min 0 max 0 first <dff | latch>}
    monitor_cycles <1 | 2>
    exclude_modules <list_of_modules>
     filter_paths {from <object> to <object>} ...
     exclude_atomic_checks <list_of_atomic_checks>
     suppress_options_in_header <list_of_options>
```

Structurally and functionally verifies each set/reset crossing. This check can identify metastabilities caused by timing uncertainty between the deactivation of a set/reset signal and a flip-flop's clock triggering edge.

Figure 5-20 cdc\_sr\_sync\_crossing\_rule



#### analysis\_mode

| Description    | Specifies whether to perform structural or functional checks. |
|----------------|---------------------------------------------------------------|
| Possible Value | <structural functional=""  =""></structural>                  |
| Example        | set_attribute \$rule_instance analysis_mode functional        |

## destination\_clock

| Description    | Specifies destination clock, must be an SDC object of a clock. |
|----------------|----------------------------------------------------------------|
| Possible Value | clock_object                                                   |

| Example | <pre>set_attribute \$rule_instance destination_clock \   [find -sdcobj <clk2>]</clk2></pre>                                                                                                                                                                                                                                             |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | You can also use the keywords clocked and unclocked to specify a destination clock. However, you cannot combine these keywords with SDC objects (for example, you cannot designate a source clock as clocked/unclocked, and then designate an SDC object for the destination clock); both must be SDC objects or both must be keywords. |
|         | For example:                                                                                                                                                                                                                                                                                                                            |
|         | <pre>set_attribute \$rule_instance destination_clock \     [find -sdcobj <clk2>] set_attribute \$rule_instance destination_clock unclocked</clk2></pre>                                                                                                                                                                                 |

#### from

| Description    | Specifies the start point of a crossing; must be a design object. (optional) |  |
|----------------|------------------------------------------------------------------------------|--|
| Possible Value | start_object                                                                 |  |
| Example        | <pre>set_attribute \$rule_instance from [find -instance \</pre>              |  |

#### to

| Description    | Specifies the end point of a crossing; must be a design object. (optional)                     |
|----------------|------------------------------------------------------------------------------------------------|
| Possible Value | end_object                                                                                     |
| Example        | <pre>set_attribute \$rule_instance to \   [find -instance <top sub="" xyz_reg="">]</top></pre> |

Clock Domain Crossing Rule Checks

Figure 5-21 cdc\_sr\_sync\_crossing\_rule from and to



#### modules

| Description    | Constrains the rule instance of a CDC structural check such that it is applied to the CDC paths of the specified modules. |
|----------------|---------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_modules></list_of_modules></pre>                                                                            |
| Example        | <pre>set_attribute \$rule_instance module \ [ find -design modue_b ]</pre>                                                |

#### consider\_clock\_group

| Description | Specifies whether to take clock_groups into account when |
|-------------|----------------------------------------------------------|
|             | considering a CDC.                                       |

Note: Source and destination clocks are treated as asynchronous even if they are in the same clock group.

Clock Domain Crossing Rule Checks

| Possible Value | <yes no=""  =""></yes>                                 |  |
|----------------|--------------------------------------------------------|--|
|                | Default is yes.                                        |  |
| Example        | set_attribute \$rule_instance consider_clock_groups no |  |

## consider\_clock\_phase

| Description    | Specifies whether to take clock_phase into account when considering a CDC. Yes is the default.            |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
|                | Note: Source and destination clocks are treated as asynchronous even if they are in the same clock group. |  |
| Possible Value | <yes no=""  =""></yes>                                                                                    |  |
|                | Default is yes.                                                                                           |  |
| Example        | set_attribute \$rule_instance consider_clock_phase no                                                     |  |

## expand\_same\_clock\_group

| Description    | Specifies whether to expand the paths between the source and destination clocks within the same clock group. |  |
|----------------|--------------------------------------------------------------------------------------------------------------|--|
| Possible Value | <no i="" yes=""></no>                                                                                        |  |
|                | Default is no.                                                                                               |  |
| Example        | <pre>set_attribute \$rule_instance expand_same_clock_group yes</pre>                                         |  |

#### consider\_same\_sr\_source

| Description    | Specifies whether to consider same set/reset source to determine set/reset synchronization crossing |  |
|----------------|-----------------------------------------------------------------------------------------------------|--|
| Possible Value | <no yes=""  =""></no>                                                                               |  |
|                | Default is no.                                                                                      |  |
| Example        | <pre>set_attribute \$rule_instance consider_same_sr_source yes</pre>                                |  |

## expand\_same\_sr\_source

| Description    | Specifies whether to expand set/reset synchronization crossing paths that have the same set/reset source. |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
| Possible Value | <no yes=""  =""></no>                                                                                     |  |
|                | Default is no.                                                                                            |  |
| Example        | set_attribute \$rule_instance expand_same_sr_source yes                                                   |  |

## sync\_chain\_logic

| Description    | Specifies the sync chain logic.                                                                                                                                     |                                                                |  |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|--|
| Possible Value | <pre>{dff <wire buffer="" logic=""  =""> mux <wire buffer="" logic=""  ="">}</wire></wire></pre>                                                                    |                                                                |  |
|                | Default value is dff wire mux wire.                                                                                                                                 |                                                                |  |
|                | dff For DFF synchronization schemes mux For MUX synchronization schemes                                                                                             |                                                                |  |
|                |                                                                                                                                                                     |                                                                |  |
|                | wire                                                                                                                                                                | wire No logic is allowed                                       |  |
|                | buffer                                                                                                                                                              | Allows only buffers/inverters inside the synchronization chain |  |
|                | logic                                                                                                                                                               | Allows any logic inside the synchronization chain              |  |
| Atomic Checks  | cdc_ctrl_logic_type_check checks logic type in the data path (for DFF crossings). cdc_data_logic_type_check checks logic type in the data path (for MUX crossings). |                                                                |  |
|                |                                                                                                                                                                     |                                                                |  |
| Example        | set_attribute \$rule_instance sync_chain_logic dff wire                                                                                                             |                                                                |  |
|                | set_attribute \$rul                                                                                                                                                 | e_instance sync_chain_logic mux buffer                         |  |

Figure 5-22 synch\_chain\_logic (for D Flip Flop)



#### sync\_chain\_fanout

| Description    | Specifies whether fanouts are allowed in the sync chain.                        |                                 |
|----------------|---------------------------------------------------------------------------------|---------------------------------|
| Possible Value | {dff <single multiple=""  =""> mux <single multiple=""  ="">}</single></single> |                                 |
|                | dff                                                                             | For DFF synchronization schemes |
|                | mux                                                                             | For MUX synchronization schemes |
|                | single                                                                          | Fanouts are not allowed         |
|                | multiple                                                                        | Fanouts are allowed             |

Clock Domain Crossing Rule Checks

| Atomic Checks | cdc_ctrl_multi_chain_check checks if sync-chain fanouts to multiple destinations (for DFF).            |
|---------------|--------------------------------------------------------------------------------------------------------|
|               | <pre>cdc_data_multi_chain_check checks if sync-chain fanouts to multiple destinations (for MUX).</pre> |
| Example       | <pre>set_attribute \$rule_instance sync_chain_fanout \    [list dff multiple mux multiple]</pre>       |

Refer to Figure 5-6 on page 99 for an example.

## cdc\_path\_logic

| Description    | Specifies the logic type in the CDC path. Default value is dff wire mux wire user wire                                                      |                                                                |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Possible Value | <pre>{dff <wire buffer="" logic=""  =""> mux <wire buffer="" logic=""  =""> user <wire buffer="" logic=""  ="">}</wire></wire></wire></pre> |                                                                |
|                | dff                                                                                                                                         | For DFF synchronization schemes                                |
|                | mux                                                                                                                                         | For MUX synchronization schemes                                |
|                | user                                                                                                                                        | For user synchronization scheme                                |
|                | wire                                                                                                                                        | No logic is allowed                                            |
|                | buf                                                                                                                                         | Allows only buffers/inverters inside the synchronization chain |
|                | logic                                                                                                                                       | Allows any logic inside the synchronization chain              |
| Atomic Checks  | cdc_data_logic_type_check <b>C</b>                                                                                                          | hecks logic type in the data path.                             |
| Example        | set_attribute \$rule_instance [list dff wire mux wire                                                                                       |                                                                |

Refer to Figure 5-7 on page 100 and Figure 5-8 on page 101 for an example.

## cdc\_path\_fanout

| Description | Specifies whether a CDC path can fanout to multiple |
|-------------|-----------------------------------------------------|
|             | destinations.                                       |

| Possible Value | {dff <single multiple=""  =""> user <single< td=""><td>_ ,</td></single<></single> | _ ,                                        |
|----------------|------------------------------------------------------------------------------------|--------------------------------------------|
|                | dff                                                                                | For DFF synchronization schemes            |
|                | mux                                                                                | For MUX synchronization schemes            |
|                | user                                                                               | For user synchronization schemes           |
|                | single                                                                             | Fanouts are not allowed                    |
|                | multiple                                                                           | Fanouts are allowed                        |
| Atomic Checks  | cdc_path_destination_check (fanouts) in the CDC path.                              | checks for multiple destinations           |
| Example        | set_attribute \$rule_instar<br>[list dff multiple mux                              | ce cdc_path_fanout \ multiple user single] |

## allow\_sync\_scheme

| Description    | Specifies the being validate           | ne allowed types of sync schemes for the CDC path cated: |
|----------------|----------------------------------------|----------------------------------------------------------|
| Possible Value | <all dff="" mux="" user=""  =""></all> |                                                          |
|                | all                                    | Allows all clock schemes                                 |
|                | dff                                    | Only DFF type of sync scheme is allowed                  |
|                | mux                                    | Only MUX type of sync scheme is allowed                  |
|                | user                                   | Only user specified sync module is allowed               |

## dff\_sync\_scheme

| Description    | Specifies the minimum/maximum number of DFFs allowed in the sync chain and whether the first destination should be a latch or a DFF.  Default value is min 2 max infinite first dff. |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre>{min &lt;2&gt; max <infinite> first <dff latch=""  ="">}</dff></infinite></pre>                                                                                                 |

Clock Domain Crossing Rule Checks

|               | min                                                     | Specifies the minimum number of DFFs (must be 2 or more)                                   |
|---------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------|
|               | max                                                     | Specifies the maximum number of DFFs (must be greater than or equal to the minimum number) |
|               | first                                                   | Specifies whether the first destination is a latch or DFF                                  |
| Atomic Checks | cdc_ctrl_min_sync_chair number of flops is met.         | n_check checks if the maximum                                                              |
|               | cdc_data_max_sync_chair number of flops is met          | n_check checks if the minimum                                                              |
|               | cdc_ctrl_first_dlatch_celement in the destination is a  | check Checks if the first sequential latch.                                                |
| Example       | set_attribute \$rule_instanc<br>[list min 2 max 3 first |                                                                                            |

Refer to Figure 5-9 on page 103 for an example.

## mux\_sync\_scheme

| Description    | _                                             | izers, specifies the minimum/maximum d the logic type of the first destination.                                    |
|----------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Possible Value | {min 0 max 0 first <dff latch=""  ="">}</dff> |                                                                                                                    |
|                | Default value is mi                           | n 0 max 0 first dff.                                                                                               |
|                | min                                           | For MUX synchronizers, specifies the minimum number of flops (must be 0 or more)                                   |
|                | max                                           | For MUX synchronizers, specifies the maximum number of flops (must be greater than or equal to the minimum number) |
|                | first                                         | Specifies whether the first destination is a latch or DFF                                                          |

Clock Domain Crossing Rule Checks

| Atomic Checks | cdc_data_first_dlatch_check checks if the first sequential element in the destination is a latch or a DFF. |
|---------------|------------------------------------------------------------------------------------------------------------|
|               | <pre>cdc_data_max_sync_chain_check checks if the maximum number of flops is met.</pre>                     |
|               | cdc_data_min_sync_chain_check checks if the minimum number of flops has been met.                          |
| Example       | <pre>set_attribute \$rule_instance mux_sync_scheme \     [list min 1 max 3 first latch]</pre>              |

Refer to Figure 5-10 on page 104 for an example.

## monitor\_cycles

| Description    | Specifies the number of clock cycles used to monitor the signals for CDC functional checking purposes.                                                                                                                                                                                                                                                                                  |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | When the source and destination clocks have the same clock periods, then one monitor cycle equals the clock period multiplied by 1. When the clock periods are different, then one monitor cycle equals the least common multiplier (LCM) multiplied by one. For example, if monitor_cycles changes to 2, then it would be the clock period multiplied by 2 or the LCM multiplied by 2. |
| Possible Value | <1   2>                                                                                                                                                                                                                                                                                                                                                                                 |
|                | Default value is 1 clock cycle.                                                                                                                                                                                                                                                                                                                                                         |
| Example        | set_attribute \$rule_instance monitor_cycles 2                                                                                                                                                                                                                                                                                                                                          |

#### exclude\_modules

| Description    | Constrains the rule instance of a CDC structural check such that it is not applied to the CDC paths of the specified modules. |
|----------------|-------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_modules></list_of_modules></pre>                                                                                |
| Example        | <pre>set_attribute \$rule_instance exclude_module \ [ find -design mod_a ]</pre>                                              |

## filter\_paths

| Description    | A list of path specifications to filter out.                                                                                                                             |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | {from <object> to <object>}</object></object>                                                                                                                            |
| Example        | For a single destination:                                                                                                                                                |
|                | <pre>set_attribute \$rule_instance filter_paths [list \     from [find -instance A_reg] \     to [find -instance B1_reg]]</pre>                                          |
|                | This would filter A_reg->B1_reg.                                                                                                                                         |
|                | For multiple destinations, use the following format. If you use the set_attribute filter_paths command more than once, the last command overrides all previous commands. |
|                | For multiple destinations:                                                                                                                                               |
|                | <pre>set_attribute \$rule_instance filter_paths \     [list from [find -instance A_reg] to \     [find -instance {B1_reg C1_reg}] ]</pre>                                |
|                | This would filter A_reg->B1_reg and A_reg->C1_reg.                                                                                                                       |
|                | <pre>set_attribute \$rule_instance filter_paths [list \</pre>                                                                                                            |
|                | This would filter a_reg->c_reg, a_reg->d_reg, b_reg->c_reg, b_reg->d_reg paths as well as f_reg->g_reg.                                                                  |

## exclude\_atomic\_checks

| Description    | Excludes/disables atomic checks for the specified rule instance.                                                                     |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_atomic_checks></list_of_atomic_checks></pre>                                                                           |
| Example        | <pre>set_attribute \$rule_instance exclude_atomic_checks \   [list cdc_path_logic_type_check \    cdc_path_destination_check ]</pre> |

## suppress\_options\_in\_header

| Description    | Excludes the specified rule options from the REPORT RULE CHECK header.                                                                                             |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Possible Value | <pre><list_of_instances_to_exclude></list_of_instances_to_exclude></pre>                                                                                           |
| Example        | For example, to exclude the paths specified by the filter_paths attributes from the REPORT RULE CHECK header, use the set_attribute command on each rule instance: |
|                | <pre>set_attribute \$rule_instance suppress_options_in_header \ [ list filter_paths]</pre>                                                                         |

6

## **Policy Rule Checks**

A *policy rule* is a check performed on a design, with or without SDC, that reports whether a given criterion is met. Check levels can vary, from basic structural analysis to complex timing graph analysis—or a combination of both.

You can customize policy rules, write your own rules (for example, reports can be turned into policy rules), and perform Tcl commands on policy rules.

Policy rules are not checked by default. To enable policy rules, you must add them to a *rule set* or read in the <code>ccd\_default\_cdc\_ruleset.tcl</code> (or, <code>ccd\_default\_cdc\_ruleset.ntcl</code> if you are in Tcl mode) default set (see ADD RULE SET). For more information on working with rule sets, refer to About Rule Checks in the Conformal Constraint Designer User Guide.

- CCD\_SDC\_STR\* on page 142
- CCD SDC HIER\* on page 147
- CCD SDC INT\* on page 154
- CCD\_DGN\_PRT\* on page 156
- CCD\_DGN\_CMB\* on page 168
- CCD CLK DEF\* on page 174
- CCD CLK GRP\* on page 218
- CCD\_CLK\_LAT\* on page 223
- CCD CLK UNC\* on page 237
- CCD\_CLK\_CTR\* on page 247
- CCD\_CLK\_HIER\* on page 263
- CCD CLK INT\* on page 275
- CCD\_IO\_IDL\* on page 277

Policy Rule Checks

- CCD IO ITR\* on page 294
- CCD\_IO\_ODL\* on page 305
- CCD\_IO\_OLD\* on page 323
- CCD IO DRC\* on page 329
- CCD\_IO\_HIER\* on page 332
- CCD\_IO\_INT\* on page 354
- CCD EXC FLP\* on page 356
- CCD\_EXC\_MCP\* on page 362
- CCD\_EXC\_SMD\* on page 368
- CCD EXC SDT\* on page 372
- CCD\_EXC\_OLP\* on page 374
- CCD\_EXC\_HIER\* on page 382
- CCD EXC INT\* on page 416
- CCD\_MISC\* on page 418
- CCD\_MMC\* on page 450

## **Overview of Policy Rule Checks**

The following table describes some of the terms that you will need to know in order to understand the list of rule checks.

**Note:** Some rules depend on user-defined parameters. Use the SET CCD PARAMETER command to assign parameter values and REPORT CCD PARAMETER to view them.

| Term          | Description                                                                  |
|---------------|------------------------------------------------------------------------------|
| real clock    | Refers to clocks that are created using create_clock with source_objects.    |
| virtual clock | Refers to clocks that are created using create_clock without source_objects. |

Policy Rule Checks

| Term            | Description                                                                                                                                                               |
|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| generated clock | Refers to clocks that are created using create_generated_clock and that always have source_objects.                                                                       |
| logical pins    | Refers to pins of hierarchical (non-leaf) instances, which may disappear when flattening the design.                                                                      |
| clock tree      | Refers to all the nets in the combinational fan-out of a clock, after constant propagation has occurred. That is, gates with tied values do not propagate a clock's tree. |
| root clocks     | Refers to the source objects of real clocks in a clock group. This also includes generated clocks whose master clock does not belong to the same group.                   |
|                 | <b>Note:</b> You can use the ADD CLOCK GROUP command to define groups of synchronous clocks.                                                                              |

#### **Rule Classification**

The rule checks that are performed on SDC data are classified into the following categories:

- Syntax errors
- Syntax rules
- Usage rules
- Structural rules

As implied by their names, categories 2–4 use the rule mechanism to report violations, which means you can specify how many errors you want to check for. When the Conformal Constraint Designer reaches the specified number of errors, it stops parsing the SDC files.

Rules are checked at different times during a session, depending on their category. Syntax and usage rules are checked during Setup mode; structural rules are checked when you switch from *Setup* mode to *Verify* mode, or when you run the run rule check command.

#### **Syntax Errors**

When the SDC parser encounters syntax errors, it prints a detailed message and stops. You cannot change the severity level of syntax errors. Syntax errors are:

Policy Rule Checks

- Tcl syntax errors
- Unknown command(s)

This error covers any command that is not registered with the Tcl interpreter. You can use the <u>sdc add unhandled</u> Tcl command, before you read in your SDC file, to declare these unhandled commands.

**Note:** This message might also indicate that you have misspelled a command. Before using the sdc\_add\_unhandled Tcl command, ensure that you have spelled the command correctly.

## **Syntax Rules**

The Conformal Constraint Designer checks syntax rules for violations of the command syntax. When the Conformal Constraint Designer encounters these violations, it allows parsing to continue. Here are some examples of syntax violations:

- Known but unsupported command. (Its arguments will not be checked.)
- Unknown option, flag, or argument in a supported command.
- Any known option of a supported SDC command that is not supported (generally, those that are not part of the SDC standard).
- Missing required argument, for example, create\_clock without -period, or without either -name or an object list.
- Missing required sub-argument, for example, set\_false\_path -from -to CLK1.
- Wrong argument type (Tcl types: list, string, float, integer, and so forth).
- Numerical argument out of range (for example, negative clock period value).
- Mutually exclusive arguments.

## **Usage Rules**

The Conformal Constraint Designer flags usage rule violations for interactions between otherwise well-built arguments, checks done on specified objects, and desired usage enforcement. The Conformal Constraint Designer runs these checks while parsing each command.

Here are some examples of usage violations:

Policy Rule Checks

- Missing objects (wildcard expression that does not match or an empty list returned by a get\_\* command)
- Objects of the wrong type, for example, a cell where a clock is expected
- Use of unusual or undesired commands or command arguments
- Missing optional but necessary parameters
- Other style issues (wildcard use, implicit object referencing, and so forth)

#### Structural Rules

The Conformal Constraint Designer checks structural rules for the violations listed below when going from Setup to Verify mode, or when you run the run rule check command. It reports violations in Verify mode.

Structural rule violations include:

- Connectivity issues
- Suggested constraints or timing exception commands that are missing
- Unused, redundant, overlapping, conflicting, or undesired constraints
- High count of certain constraints or exceptions that are above the user-defined threshold

## **Reducing Rule Checks**

You can use the min\_set.do file, which enables high priority rules and disables other rules to reduce the amount of data. Source this file before reading in SDC constraints, by executing the following command:

#### This file is located at:

SETUP> dofile install\_directory/share/cfm/ccd/tool kit/min set.do

Policy Rule Checks

## CCD\_SDC\_STR\*

This section describes the rule checks that relate to the SDC file structure.

- CCD SDC STR7 on page 143
- CCD\_SDC\_STR10 on page 144
- CCD\_SDC\_STR11 on page 146

Policy Rule Checks

## CCD\_SDC\_STR7

#### Message

Conflicting constraints

#### **Default Severity**

Warning

## **Description**

Indicates that you have specified conflicting constraints. The following can scenarios trigger this rule check:

- When you have more than one clock defined on a single pin, unless the second invocation of create\_clock has the -add option.
- When you have more than one of the following commands used for any port: set\_input\_transition, set\_driving\_cell, set\_clock\_transition

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

1. The following causes a warning, because CLK1 and CLK2 share the clk pin. To avoid this warning, the CLK2 definition should have an -add option.

```
create_clock -name CLK1 [get_ports {clk}] -period 10 -waveform {0 4}
create_clock -name CLK2 [get_ports {clk}] -period 17 -waveform {0 4}
```

**2.** The following causes a warning, because set\_input\_transition and set\_driving\_cell are both used on port pi[1].

```
set_input_transition 0.00 [get_ports {pi[1]}]
set_driving cell [get ports {pi[1]}]
```

Policy Rule Checks

## CCD\_SDC\_STR10

#### Message

set\_case\_analysis conflict

#### **Default Severity**

Warning

#### **Description**

Indicates that a set\_case\_analysis command imposes a constant value on a pin that has a conflicting tied logic value, or that two set\_case\_analysis constants cannot be justified because that would require conflicting tied logic values at a given object in their fan-in. This can help diagnose many cases of design over-constraining that are reported by modeling rule CNST1.

**Note:** The conflicting tied value can originate from another set\_case\_analysis command, a pin constraint added in the dofile, or even a constant assignment in the design itself.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

## **Examples**

If the DFF 'a\_reg' has its output pin Q connected to the S pin of the MUX 'select', the following commands will cause a conflict reported by this rule:

```
set_case_analysis 0 [get_pins a_reg/Q]
set case analysis 1 [get pins select/S]
```

If all scannable DFFs have their SE pins connected to the primary input SCAN\_EN (perhaps through buffers or an even number of inverters), the following commands will cause a conflict reported by this rule:

Policy Rule Checks

145

set\_case\_analysis 0 [get\_pins a\_reg/SE]
set case analysis 1 [get pins b reg/SE]

Policy Rule Checks

# CCD\_SDC\_STR11

#### Message

Object with set\_case\_analysis is undriven or has an undriven pin in its effective fanin

## **Default Severity**

Warning

## **Description**

Indicates that a set\_case\_analysis command is specified on a port or pin that either is undriven, or has some object in its effective fanin cone that has some undriven input. This can be a reason for the modeling rule CNST1 to be reported, in which case functional checks (e.g. those used for False Path validation and generation) cannot be performed.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

## **Example**

If the input X of gate I1 is left floating, then this rule will report a command like:

```
set case analysis 0 [get pins I1/X]
```

The same would happen if I1/X is driven by an AND gate with one undriven input pin, as long as the other input pin is not tied to 0.

Policy Rule Checks

# CCD\_SDC\_HIER\*

This section describes the rule checks that relate to SDC hierarchy.

- CCD SDC HIER1 on page 148
- CCD\_SDC\_HIER2 on page 150
- CCD SDC HIER3 on page 152

Policy Rule Checks

# CCD\_SDC\_HIER1

#### Message

Inconsistent set\_dont\_touch at the top-level vs. block

## **Default Severity**

Warning

## **Description**

Indicates that set\_dont\_touch is set at the block, but not the top level—or vice versa. If set\_dont\_touch is set in both, this message indicates that they do not have the same value.

When you switch from Setup to Verify mode, this rule will be checked automatically unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

```
Block_A.sdc has this line:
```

```
set_dont_touch [get_nets n1]
set_dont_touch [get_nets n2] false
set_dont_touch [get_nets clk]]
```

#### But it does not have the command:

```
set_dont_touch [get_nets n3]
Top.sdc has this line:
    set_dont_touch [get_nets Block_A/n*]
```

Policy Rule Checks

#### But it does not have any of these commands:

```
set_dont_touch [get_nets Block_A/clk]
set_dont_touch [get_nets clk]
```

#### The Conformal Constraint Designer issues a warning because:

- For n2, set\_dont\_touch is set to different values in the block and top level.
- For n3, set\_dont\_touch is not set at the block level
- For clk, set\_dont\_touch is not set at the top level

Policy Rule Checks

# CCD\_SDC\_HIER2

#### Message

Inconsistent set\_dont\_touch\_network at the top-level vs. block

## **Default Severity**

Warning

## **Description**

Indicates that <code>set\_dont\_touch\_network</code> is set on a block, but not at the top level—or vice versa. The Conformal Constraint Designer performs this check on a block's ports and pins. The attribute is propagated through the clock tree, which means the top level can set it on a port that drives a block's port, instead of directly on the block's port. If this attribute is set on a clock object, the Conformal Constraint Designer treats it as if it was set on all of its source objects.

When you switch from Setup to Verify mode, this rule will be checked automatically unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

1. Block A.sdc has these lines:

```
create_clock -name CLK1 -period 10 [get_ports clk]
set dont touch network [get clocks CLK1]
```

The Conformal Constraint Designer issues a warning if Top.sdc does not have set\_dont\_touch\_network specified on pin Block\_A/clk or any clock source in its fan-in.

2. Top.sdc has this line:

Policy Rule Checks

set\_dont\_touch\_network [get\_clocks clk]

where Block\_A/clk is in the clock tree of clk.

The Conformal Constraint Designer issues a warning if Block\_A.sdc does not have set\_dont\_touch\_network specified for clk.

Policy Rule Checks

# CCD\_SDC\_HIER3

#### Message

Inconsistent set\_case\_analysis at the top-level vs. block

#### **Default Severity**

Warning

## **Description**

Indicates that there is a set\_case\_analysis on a block object that does not have a tied value at the top level.

Every block object with set\_case\_analysis at the top level, and every block port with a tied value at the top level, should have a consistent set\_case\_analysis at the block.

When you switch from Setup to Verify mode. This rule will be checked automatically unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

**Note:** Specify the current SDC design using the SET SDC DESIGN command. The root design becomes a top-level design when you specify a sub-design using the ADD SDC DESIGN command.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# Example

1. Block A.sdc has this line:

```
set_case_analysis 1 [get_pin internal_sel]
```

The Conformal Constraint Designer issues a warning if Top.sdc does not have a set\_case\_analysis specified that causes pin Block\_A/internal\_sel to be tied to 1.

2. Block\_A.sdc has this line:

```
set_case_analysis 0 [get_ports mode]
```

Top.sdc has this line:

Policy Rule Checks

set\_case\_analysis 0 [get\_ports mode\_n]

where Block\_A/mode gets the inverted value of mode\_n.

The Conformal Constraint Designer issues a warning because  $Block\_A/mode$  is tied to 1 at the top level.

Policy Rule Checks

# CCD\_SDC\_INT\*

This section describes rule checks that relate to SDC integration.

■ CCD SDC INT1 on page 155

Policy Rule Checks

# CCD\_SDC\_INT1

#### Message

SDC integration: set\_case\_analysis

## **Default Severity**

Warning

## **Description**

Configures the integration of the set\_case\_analysis command and reports the messages generated during this integration process.

This is checked when you run the INTEGRATE command.

## **Example**

For example, you are using the default SDC integration configuration (add rule instance -default) and have a block called BLK that has an input P that is driven by a propagated constant value 0 (either from set\_case\_analysis at the full-chip level, or from tied signals in the design). If BLK.sdc contains the following command

```
set_case_analysis 0 [get_ports P]
```

you will get the following message when you try to integrate this block constraint into a fullchip SDC file:

```
CCD_SDC_INT1: SDC integration: set_case_analysis
   Severity: Warning Occurrence 1
1: [blk_sca2] In line 1, file BLK.sdc (set_case_analysis): Not promoted because it
is defined on a pin with a consistent tied value
```

Policy Rule Checks

# CCD\_DGN\_PRT\*

This section describes the rule checks that relate to design partitioning violations.

- CCD DGN PRT4 on page 157
- CCD DGN PRT6 on page 158

Policy Rule Checks

# CCD\_DGN\_PRT4

#### Message

Output not registered

## **Default Severity**

Warning

## **Description**

Indicates that you have an unregistered output. Every output port must be driven by a latch or a flip-flop.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Policy Rule Checks

# CCD\_DGN\_PRT6

#### Message

Unbuffered net connection to output port (post-layout)

## **Default Severity**

Warning

## **Description**

Indicates that there is a net without dedicated buffering, and it is connected to at least one output port that is reused internally (output port fan-out > 1).

**Note:** This rule check applies to the block level only.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** This rule is not checked for top-level SDC designs when there are blocks defined.

Policy Rule Checks

# CCD\_DGN\_RST\*

This section describes the rule checks that relate to reset signals.

- CCD DGN RST1 on page 160
- CCD\_DGN\_RST2 on page 162
- CCD\_DGN\_RST3 on page 164
- CCD DGN RST4 on page 166

Policy Rule Checks

# CCD\_DGN\_RST1

#### Message

A reset signal whose multiple fan-outs converge

## **Default Severity**

Warning

## **Description**

Indicates that a reset signal diverges and then reconverges in its combinational fan-outs. If there is another reset signal defined in its fan-out, then that path is blocked and no reconvergence will be considered with that path.

Note: This check will be run only when reset signals have been defined using the add\_reset command.

This is checked when you run the RUN RULE CHECK command.

# **Example**

For example, only one reset signal defined at RST port:

```
add reset -name rst1 [find -port RST]
```

Then reset signal re-converges at the output pin of AND gate and a violation will be reported. However, if there is another reset signal defined at the output of BUF2:

```
add reset -name rst2 [find -pin BUF2/Y]
```

Then there will be no re-convergence.

# **Example**



Policy Rule Checks

# CCD\_DGN\_RST2

#### Message

Sequential elements which are not asserted by reset signal

## **Default Severity**

Warning

# **Description**

Indicates that a sequential element is not asserted by any user-defined reset signals.

Note: This check will be run only when user defines reset signals using the add\_reset command.

This is checked when you run the RUN RULE CHECK command.

# **Example**

The reset signal is defined at RST but MUX select is tied to 0.

# **Example**



Policy Rule Checks

# CCD\_DGN\_RST3

#### Message

Synchronous reset signal is used as both active-high and active-low

## **Default Severity**

Warning

## **Description**

Indicates that the synchronous reset signal is used as both active-high and active-low. A reset signal is considered as synchronous if the assertion is associated with the clock input of sequential element.

Note: This check will be run only when reset signals have been defined using the add\_reset command.

This is checked when you run the RUN RULE CHECK command.

# **Example**

The RST is used as active-low at the top DFF and active-high at the bottom DFF.

# **Example**



Policy Rule Checks

# CCD\_DGN\_RST4

#### Message

Asynchronous reset signal is used as both active-high and active-low

## **Default Severity**

Warning

## **Description**

Indicates that the asynchronous reset signal is used as both active-high and active-low. A reset signal is considered as asynchronous if the assertion is independent of the clock input of sequential element.

Note: This check will be run only when reset signals have been defined using the add\_reset command.

This is checked when you run the RUN RULE CHECK command.

# **Example**

The RST is used as active-low at the top DFF and active-high at the bottom DFF.

# **Example**



Policy Rule Checks

# CCD\_DGN\_CMB\*

This section describes the rule checks that relate to combinational path violations.

- CCD DGN CMB1 on page 169
- CCD\_DGN\_CMB2 on page 170
- CCD\_DGN\_CMB3 on page 171
- CCD DGN CMB5 on page 173

Policy Rule Checks

# CCD\_DGN\_CMB1

#### Message

Unconstrained input/output delay value for combinational path

## **Default Severity**

Warning

## **Description**

Indicates that you have an unconstrained input/output delay value for a combinational path. Every pair of primary inputs and outputs that are connected to a combinational path must have a set\_min\_delay/set\_max\_delay specified, or a complete set of input/output delays with respect to the same clock (or, independent of any clock).

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

This rule will not be reported for an input/output port pair if all the combinational paths connecting them are matched by one or more <code>set\_false\_path</code> commands that have no clocks in their path specification.

# **Example**

In the following example, a combinational path exists between IN1 and  ${\tt OUT2}$ , and a maximum delay is defined:

```
set_max_delay 3 -from IN1 -to OUT2
```

The Conformal Constraint Designer issues a warning because set\_min\_delay is missing.

Policy Rule Checks

# CCD\_DGN\_CMB2

## Message

Inconsistent set\_min\_delay/set\_max\_delay for combinational path

## **Default Severity**

Warning

## **Description**

Indicates that you have an inconsistent specification for set\_min\_delay and set\_max\_delay. The rule check detects whether min > max for each pair of set\_min\_delay and set\_max\_delay with the same path specification.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

In the following example, the Conformal Constraint Designer issues a warning because the minimum delay is greater than the maximum delay for the same combinational path:

```
set_max_delay 3 -through U1/Z -to OUT2
set_min_dealy 3.5 -through U1/Z -to OUT2
```

Policy Rule Checks

# CCD\_DGN\_CMB3

#### Message

Inconsistent input/output delay value vs. clock period for combinational path, or  $-\min > -\max$ 

## **Default Severity**

Warning

#### **Description**

Indicates that you have a combinational path with inconsistencies in input and output delay values versus clock periods. That is, you get a rule check violation if the expression defined in the CCD parameter SDC\_CMB3\_CHECK is not satisfied.

```
SDC_CMB3_CHECK's default setting is:
```

```
input_delay + output_delay >= clock_period
```

Also, this rule checks whether min > max for all input and output delays—even for delays without clocks.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

This rule will not be reported for an input/output port pair if all the combinational paths connecting them are matched by one or more set\_false\_path commands.

# **Example**

The following example defines a virtual clock vCLK3 with a period of 8, and input and output delays of 5.00:

```
create_clock -period 8 -name vCLK3
set_input_delay 5.00 {IN1, IN2} -clock vCLK3
set output delay 5.00 {OUT1, OUT2} -clock vCLK3
```

In the dofile, SDC\_CMB3\_CHECK is defined as:

Policy Rule Checks

set ccd parameter SDC CMB3 CHECK "input delay + output delay < period \* 0.9"

The Conformal Constraint Designer issues a warning because the sum of the input and output delays is greater than 90% of the clock period.

Policy Rule Checks

# CCD\_DGN\_CMB5

#### Message

Combinational constraints present on elements belonging to internal sequential path

#### **Default Severity**

Warning

## **Description**

Indicates that you have combinational constraints on elements that belong to internal, sequential paths. This rule checks whether a <code>-from</code> or <code>-to</code> point of a <code>set\_min\_delay</code> or <code>set\_max\_delay</code> is in a path between sequential elements.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

## **Example**

The Conformal Constraint Designer issues this message if you specify the delay for a sequential path, because it can compute this delay automatically.

Policy Rule Checks

# CCD\_CLK\_DEF\*

These rule checks are for violations that relate to clock definitions.

- CCD CLK DEF1 on page 176
- CCD\_CLK\_DEF2 on page 178
- CCD\_CLK\_DEF3 on page 180
- CCD CLK DEF4 on page 182
- CCD\_CLK\_DEF5 on page 184
- CCD\_CLK\_DEF6 on page 186
- CCD CLK DEF7 on page 188
- CCD\_CLK\_DEF8 on page 190
- CCD\_CLK\_DEF9 on page 191
- CCD CLK DEF10 on page 193
- CCD\_CLK\_DEF11 on page 194
- CCD\_CLK\_DEF12 on page 195
- CCD CLK DEF13 on page 196
- CCD\_CLK\_DEF14 on page 197
- CCD\_CLK\_DEF16 on page 198
- CCD CLK DEF17 on page 199
- CCD\_CLK\_DEF18 on page 200
- CCD\_CLK\_DEF20 on page 201
- CCD CLK DEF21 on page 202
- CCD CLK DEF22 on page 203
- CCD\_CLK\_DEF23 on page 204
- CCD CLK DEF26 on page 205
- CCD\_CLK\_DEF27 on page 206
- CCD\_CLK\_DEF32 on page 207

Policy Rule Checks

- CCD CLK DEF33 on page 208
- CCD\_CLK\_DEF34 on page 209
- CCD\_CLK\_DEF35 on page 210
- CCD CLK DEF36 on page 211
- CCD\_CLK\_DEF37 on page 212
- CCD\_CLK\_DEF38 on page 213
- CCD CLK DEF39 on page 214
- CCD\_CLK\_DEF40 on page 216

Policy Rule Checks

# CCD CLK DEF1

#### Message

## **Default Severity**

Warning

#### **Description**

Indicates that there is an unconstrained clock pin on a sequential element. That is, this rule checks for clocks that do not belong to any clock tree. This can happen if there is a missing create\_clock or create\_generated\_clock command, or if there is an incorrect set\_case\_analysis.

**Note:** Each clock tree driver cell is reported once, together with one sequential cell driven by it, and the number of additional such sequential cells. To help the debugging process concentrate on the more important cases first, the detailed messages that appear in the verbose report and in the GUI are sorted by the number of driven sequential cells, in descending order.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

## **Example**

The following generates a warning because the SDC is missing a create\_generated\_clock:

create generate clock -name div by 2 -source [get ports PLL/clkout]

# Conformal Constraint Designer Command Reference Policy Rule Checks



Policy Rule Checks

# CCD\_CLK\_DEF2

#### Message

Unused clock constraint

## **Default Severity**

Warning

#### **Description**

Indicates that you have an SDC statement that defines a clock, but that clock is not used in the design.

A real or generated clock is considered used when:

- The port or pin that it drives is used to drive the clock port of a DLAT or DFF.
- It is the master clock of a generated clock.

A virtual clock is used when either of the SDC commands set\_input\_delay or set\_output\_delay is used to define a delay between the virtual clock and any port or pin in the design.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

The following example causes a violation, because CLK2 and gCLK2 are not used within the block.

```
create_clock -period 8 CLK1
create_clock -period 10 CLK2
```

Policy Rule Checks

create\_generated\_clock -name gCLK1 -source CLK1 -divide\_by 2 [get\_pins FF1/Q]
create\_generated\_clock -name gCLK2 -source CLK2 -divide\_by 4 [get\_pins FF2/Q]



Policy Rule Checks

# CCD\_CLK\_DEF3

#### Message

A source pin (one of the source\_objects) of a generated clock is not in the transitive fan-out of its 'master clock'

## **Default Severity**

Warning

#### **Description**

Indicates that you have a source object of a generated clock that is not in the transitive fanout of any of the source objects of its master clock. (Source object does not refer to the pin specified in the -source argument.)

When checking if a clock is defined in the fanout of another one, Conformal Constraint Designer takes into account constant propagation. Also, a clock's fanout propagation is interrupted where other clocks are defined. For example, if a clock GCLK is defined in the fanout of MCLK, then the logic in the fanout of GCLK is NOT considered to be in the fanout of MCLK unless it can be reached from MCLK without traversing the definition point of GCLK.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

The following generates a warning because D\_by\_2/clka is not in the fanout of the port CLKA (the source object of the master clock):

create generated clock -source [get pins u1/Z] [get pins D by 2/clka]

Policy Rule Checks

The correct command would be the following, because D\_by\_2/clka is in the fanout of CLKA.

create\_generated\_clock -source [get\_pins u2/Z] [get\_pins D\_by\_2/clka]



Policy Rule Checks

# CCD\_CLK\_DEF4

#### Message

The '-source master\_pin' of a generated clock is not the source of another clock

#### **Default Severity**

Warning

# **Description**

Indicates that there is a master pin (specified with -source) of a generated clock that is not the source of another clock.

This rule does not point to an incorrect command, but you can use this to enforce a methodology that requires specifying master clock source objects as the generated clock's source pins.

This rule is reported even if a clock propagates to the pin specified in -source.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following generates a warning as the <code>-source <pin></code> as indicated by the <code>create\_generated\_clock</code> command points to <code>clkA</code> which is not the source of another clock. The <code>-source</code> should instead point to <code>CLK</code>.

```
create_clock -name MCLK [get_ports CLK]
create_generate_clock -name GCLK -source clkA -divide_by 2
       [get_pins clkA_div/clkout]
```

This rule will not be reported if the command is changed to:

```
create_generate_clock -name GCLK -source CLK -divide_by 2
    [get pins clkA div/clkout]
```

# Conformal Constraint Designer Command Reference Policy Rule Checks



Policy Rule Checks

# CCD\_CLK\_DEF5

#### Message

A clock group has more than one root clock source

#### **Default Severity**

Warning

# **Description**

Indicates that you have an instance where a given clock group has more than one root clock source object. A clock group's root clock is any real clock or any generated clock whose master clock does not belong to the same group.

This rule check ensures that clock tree synthesis can align all the registers in a clock group at the block level.

If you encounter a violation for this rule check, run the REPORT CLOCK GROUP command to display your clock groups.

This is checked when you run the run rule check command.

# **Example**

The following generates this warning because a clock group has more than one root clock source:

create\_clock -name CLK\_1 -period 5.0 -waveform {0.0 2.5} [get\_ports CLK10]

Policy Rule Checks

create clock -name CLK 2 -period 5.0 -waveform {0.0 2.5} [get ports CLK11]



Policy Rule Checks

# CCD\_CLK\_DEF6

#### Message

Detected overlapping clock trees

#### **Default Severity**

Warning

### **Description**

Indicates that two clock trees propagate to the same pin.

**Note:** Only clock tree overlaps on pins in the fanin of the clock pin of sequential elements are reported.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

The following generates a warning because the Conformal software detects overlapping clocks. A possible cause could be a missing set\_case\_analysis statement.

```
create_clock -name MCLK [get_ports CLKA]
create clock -name TCLK [get ports CLKB]
```

Policy Rule Checks



Policy Rule Checks

# CCD\_CLK\_DEF7

#### Message

Unbuffered clock tree nets connected to output ports

#### **Default Severity**

Warning

# **Description**

Indicates that there is an output port in a clock tree driven by a combinational gate with more than one fan-out. The Conformal Constraint Designer checks for every output port in a clock tree that it is driven by any combinational gate with a single fan-out.

When you do not have a buffer that connects a clock tree net and an output port, the slopes and the delays after the clock tree net have to depend heavily on the load capacitance of the port.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

Policy Rule Checks

# **Example**

Any unbuffered direct connection to an output port will cause this warning.



Policy Rule Checks

# CCD\_CLK\_DEF8

### Message

Source object of a generated clock is a port

# **Default Severity**

Warning

# **Description**

Indicates that you have a generated clock defined on a port.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_CLK\_DEF9

#### Message

Source pin of a generated clock is in the fan-out of the source pin of another clock, but is not generated by the latter

#### **Default Severity**

Warning

#### **Description**

Indicates that there is a generated clock's source pin in the fan-out of the source pin of another clock that is not its master clock.

**Note:** A generated clock will be not be reported by this rule if it is defined in the fanout of its master clock.

When checking if a clock is defined in the fanout of another one, Conformal Constraint Designer takes into account constant propagation. Also, a clock's fanout propagation is interrupted where other clocks are defined. For example, if a clock GCLK is defined in the fanout of MCLK, then the logic in the fanout of GCLK is NOT considered to be in the fanout of MCLK unless it can be reached from MCLK without traversing the definition point of GCLK.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Examples**

The following generates a warning because gCLK1's source pin FF0/Q is in the fan-out of CLK2, but gCLK1 was not defined as generated from that clock, and it is not in the fanout of its master clock CLK3.

```
create_clock -period 8.0 [get_ports CLK2]
create clock -period 5.0 [get_ports CLK3]
```

Policy Rule Checks

create\_generated\_clock -name gCLK1 -source [get\_ports CLK3] \
 -divide\_by 2 [get\_pins FF0/Q]



#### The following is another example:

```
create_clock -name MCLK -period 5.0 [get_ports CLK1]
create_generated_clock -name GCLK -source [get_pins clkout] \
   -divide_by 2 [get_pins d_by_2/Q] ---(Incorrect usage: flags "CCD_CLKDEF9")
create_generated_clock -name GCLK -source [get_ports CLK1] \
   -divide by 2 [get pins d by 2/Q] ----- (Correct Usage)
```



Policy Rule Checks

# CCD\_CLK\_DEF10

### Message

Clock not propagated (missing set\_propagated\_clock on a created clock)

# **Default Severity**

Warning

# **Description**

Indicates that there is a real or generated clock without a  $\mathtt{set\_propagated\_clock}$  command.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_CLK\_DEF11

### Message

Clock (real or generated) not ideal, i.e., propagated.

# **Default Severity**

Warning

# **Description**

Indicates that a real or generated clock has set\_propagated\_clock specified.

This is checked when you read in your SDC files using the READ SDC command.

# CCD\_CLK\_DEF12

#### Message

Clock defined on logical pins (not ports or leaf cell pins)

# **Default Severity**

Warning

### **Description**

Indicates that a real or generated clock is defined on hierarchical pins that might get lost after synthesis. Ports and leaf cell pins are not considered *logical pins*.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

create\_clock is defined on the output of modb instead of the source CLKA. Correct usage is to define create\_clock on CLKA.



Policy Rule Checks

# CCD\_CLK\_DEF13

#### Message

Virtual clock has no corresponding real clock with the same waveform and period

### **Default Severity**

Warning

# **Description**

Indicates that there is a virtual clock without a corresponding real clock with the same period and waveform.

**Note:** This rule check applies to the block level only.

This is checked when you read in your SDC files using the READ SDC command. This rule is not checked for top-level SDC designs when there are blocks defined.

Policy Rule Checks

# CCD\_CLK\_DEF14

### Message

Incomplete clock definition: missing -waveform

# **Default Severity**

Warning

# **Description**

Indicates that there is a clock (real or virtual) definition that does not have the -waveform argument.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_CLK\_DEF16

#### Message

Divided/multiplied clock

### **Default Severity**

Note

# **Description**

Indicates that you have a divided clock. Specifically, the Conformal Constraint Designer checks for generated clocks that were created using the <code>-divide\_by</code> or <code>-multiply\_by</code> options.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

For example, the Conformal Constraint Designer flags the following code because gCLK1 is a divided clock:

create generated clock -name gCLK1 -source CLK1 -divide by 2 [get pins ff1/Q]

Policy Rule Checks

# CCD\_CLK\_DEF17

#### Message

Edge-derived clock

### **Default Severity**

Note

# **Description**

Indicates that you have a generated clock that was created with the -edges or -edge\_shift options.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following command causes a rule check violation:

```
create_generated_clock -edges {1 3 7}
    -edge_shift {2 2 2} -source SYSCLK {get_pins DIVIDE}
```

Policy Rule Checks

# CCD\_CLK\_DEF18

#### Message

Unusual generated clock option (-add, -master\_clock)

### **Default Severity**

Note

# **Description**

Indicates that you have a create\_generated\_clock command with either the -add or - master\_clock option.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

For example, the Conformal Constraint Designer flags the following command because of the -add option.

create generated clock -name gCLK1 -source CLK1 -divide by 2 -add [get pins FF1/Q]

Policy Rule Checks

# CCD\_CLK\_DEF20

#### Message

Generated clock and its master clock defined asynchronous by add/delete clock group

### **Default Severity**

Warning

# **Description**

Indicates that a generated clock and its master clock were defined as asynchronous using the ADD CLOCK GROUP or DELETE CLOCK GROUP command.

These are the recommended actions to take when this rule is reported:

- 1. Use the REPORT CLOCK GROUP command to display the clock groups.
- 2. If the clock groups are incorrect, use the ADD CLOCK GROUP or DELETE CLOCK GROUP command to define the clock groups.

This is checkedin Verify mode during the RUN RULE CHECK command. Prior to running the RUN RULE CHECK command, you must run the COMMIT CLOCK command (in Verify mode) for this rule to be checked.

Policy Rule Checks

# CCD\_CLK\_DEF21

#### Message

A clock does not belong to any of the user-defined clock groups

#### **Default Severity**

Warning

#### **Description**

Indicates that there is a clock that does not belong to any of the clock groups created by a ADD CLOCK GROUP command. A clock can become part of a user-defined clock group even if its name is not mentioned explicitly. Only clocks that remain unrelated to any user-defined groups will be reported.

**Note:** If there are no user-defined clock groups, this rule will not be reported for any clock.

These are the recommended actions to take when this rule is reported:

- 1. Use the REPORT CLOCK GROUP command to display the clock groups.
- 2. If the clock groups are incorrect, use the ADD CLOCK GROUP or DELETE CLOCK GROUP command to define the clock groups.

This is checked in Verify mode during the RUN RULE CHECK command. Prior to running the RUN RULE CHECK command, you must run the COMMIT CLOCK command (in Verify mode) for this rule to be checked.

Policy Rule Checks

# CCD\_CLK\_DEF22

#### Message

Existing clock eliminated by the creation of a new clock with the same name and type

### **Default Severity**

Warning

# **Description**

Reports existing clocks that were eliminated by the creation of a new clock with the same name and type (real, generated, or virtual).

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The following commands cause a rule check violation because the second command creates a clock that eliminates the one defined in the first command:

```
create_clock -period 10 [get_ports clk]
create clock -name clk -period 5 [get ports {c1 c2 clk}]
```

Policy Rule Checks

# CCD\_CLK\_DEF23

#### Message

Clock redefined: used create\_clock on an object that is in the transitive fanout of another clock

### **Default Severity**

Warning

#### **Description**

Indicates that there is a redefined clock. This happens when you use <code>create\_clock</code> on an object that is in another clock's transitive fanout.

When checking if a clock is defined in the fanout of another one, Conformal Constraint Designer takes into account constant propagation. Also, a clock's fanout propagation is interrupted where other clocks are defined. For example, if a clock GCLK is defined in the fanout of MCLK, then the logic in the fanout of GCLK is NOT considered to be in the fanout of MCLK unless it can be reached from MCLK without traversing the definition point of GCLK.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC AUTO CHECK SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

Policy Rule Checks

# CCD\_CLK\_DEF26

#### Message

Clock source is tied to a constant value

#### **Default Severity**

Warning

#### **Description**

Indicates that a port or pin where a clock is defined has a constant logic value. Usually, such a constant value is set by a set\_case\_analysis SDC command. In some cases, clocks defined on pins inside the design can be tied to a constant value in the design, or can have a constant value propagated from another pin or port.

Both ports and pins can have locally defined constant values, as well as propagated constant values. These can be found in port/pin attributes constant\_value and p\_constant\_value. For example:

■ To find the locally defined constant value of a port and its source, use the Tcl command:

```
get_attribute [find -port <port>] constant_value
```

To find the propagated constant value of a pin and its source, use the Tcl command:

```
get_attribute [find -pin <some/pin>] p_constant_value
```

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC AUTO CHECK SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

The following commands cause this rule check violation because the second command ties the clock source defined in the first command to a constant.

```
create_clock -name clk -period 2 [get_ports clk]
set case analysis 0 [get ports clk]
```

Policy Rule Checks

# CCD\_CLK\_DEF27

#### Message

Clock source is not an input port or an output pin of a sequential element

### **Default Severity**

Warning

# **Description**

Indicates that there is a clock source that is neither an input port nor an output pin of a sequential element.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_CLK\_DEF32

#### Message

A clock tree drives a non-clock pin of a sequential cell

# **Default Severity**

Warning

# **Description**

Indicates that there is a real or generated clock whose clock tree reaches a pin of a sequential cell, that is not a clock pin. This is normally considered a bad design practice.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command. This displays a path from the clock source to the reported pin.

Policy Rule Checks

# CCD\_CLK\_DEF33

#### Message

Input/output delay set on port/pin on which a clock is defined

# **Default Severity**

Warning

# **Description**

Indicates that a set\_input\_delay or set\_output\_delay has been applied to a port or pin on which a clock is defined.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The following commands will cause this rule to be reported for port CLK:

```
set_input_delay 1 [all_inputs]
create clock -period 10 [get ports CLK]
```

The following commands will cause this rule to be reported for pin B/OUT:

create\_generated\_clock -source [get\_pins B/MCLK] -divide\_by 2 [get\_pins B/GCLK]
set output delay 2 [get pins B/GCLK].

Policy Rule Checks

# CCD\_CLK\_DEF34

#### Message

Clock tree propagates to output port

### **Default Severity**

Warning

### **Description**

Indicates that there is an output port connected to a clock tree net. Output ports that are defined as source objects of clocks are not reported by this rule.

**Note:** See also SDC rule <u>CCD\_CLK\_DEF7</u>.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# CCD\_CLK\_DEF35

#### Message

Clock tree XOR gate has non-clock input that is not tied to a constant value

#### **Default Severity**

Warning

# **Description**

Indicates that one or more clock trees propagate to an exclusive-or (XOR) gate and that gate has a side input that is not on any clock's tree and is not set to a constant value, directly or through constant propagation.

This is not always a problem in the SDC or the design. It can be due to a missing set\_case\_analysis propagating to the side input being reported (use the REPORT RULE CHECK -verbose command to get more details.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

If the RTL has the assignment:

```
assign clk_or_clkbar = clk ^ negate_clk;
```

And the SDC file has this command:

```
create clock -name CLK -period 10 [get ports clk]
```

but not this command:

```
set case analysis 1 [get ports negate clk]
```

Then the XOR gate will be reported by this rule.

Policy Rule Checks

# CCD\_CLK\_DEF36

#### Message

Slower clock selected in functional mode

#### **Default Severity**

Warning

#### **Description**

Indicates that a clock tree propagates to a cell where its propagation is interrupted in favor of another clock with a bigger period. This check is performed only when the values of the SDC\_MODE and SDC\_SCAN\_SHIFT\_MODE CCD parameters are different, which means that the current mode is a functional one.

This rule is mainly intended to report set\_case\_analysis selecting the wrong clock at a multiplexer, a problem that would otherwise be only detected much later in the flow.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

If the RTL has this instance:

```
MYMUX mux i(.Z(theclk), .I0(funclk), .I1(scanclk), .SEL(scan mode));
```

#### And the SDC has the following commands:

```
create_clock -period 5 [get_ports funclk]
create_clock -period 20 [get_ports scanclk]
set_case_analysis 1 [get_ports scan_mode]
```

Then then this rule will report that scanclk is selected over funclk in mux\_i if the SDC\_MODE CCD parameter has not been assigned the same value as SDC\_SCAN\_SHIFT\_MODE.

Policy Rule Checks

# CCD\_CLK\_DEF37

#### Message

Multiple clocks are defined on the same pin

#### **Default Severity**

Warning

### **Description**

Indicates that more than one real or generated clock was defined on the same pin, using the -add option of the create\_clock or create\_generated\_clock commands. In the verbose report, the clocks are listed and are annotated as "active" or "not active."

In clock waveform modeling for sequential validation, the inactive clocks are ignored.

By default, a clock being defined on a pin that is already a clock source, is marked "inactive." It is possible to define certain clocks as active by setting the CCD parameter SDC\_ACTIVE\_CLOCKS.

**Note:** This rule does not necessarily point to a problem in the constraints, so it can be safely disabled.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following commands will cause this rule to be reported for port CLK:

```
create_clock -period 10 -name fastclk [get_ports CLK]
create clock -period 20 -name slowclk [get ports CLK] -add
```

In this case, fastclk will be reported as "active" and slowclk as "NOT active."

Policy Rule Checks

# CCD\_CLK\_DEF38

#### Message

set\_disable\_timing on clock tree

#### **Default Severity**

Warning

# **Description**

Indicates that a set\_disable\_timing command has been specified on a clock tree.

**Note:** This rule flags any set disable timing on clock tree, even if it does not affect any clock pin of a sequential element or if the object on the clock tree is in the fanout of another object in the same clock tree with set disable timing on it

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

If the constraint file contains the following command:

```
create clock -name CLK1 -period 5000 -waveform {0 2500} [get ports clk]
```

then this rule would report a warning for the following SDC command:

```
set disable timing [get ports clk]
```

or for any object on the clock tree of CLK1 with set disable timing.

Policy Rule Checks

# CCD\_CLK\_DEF39

#### Message

Generated clock is incorrectly defined.

#### **Default Severity**

Warning

#### **Description**

Indicates that a generated clock is incorrectly defined. Tool performs the following structural checks on the source latency paths (from -source to source\_object) of a generated clock to ensure a correct definition.

- A generated clock defined with -divide\_by 1, -multiply\_by 1 or -combinational should have at least one source latency path that is a combinational path.
- A generated clock defined with -divide\_by 2 should have at least one source latency path passing through a flop.
- A generated clock defined with -divide\_by 1, -multiply\_by 1, -combinational or -edges should have at least one source latency path conforming to an edge-to-edge relationship between master clock source (-source) and generated clock source (source\_object).

This rule is checked when running rule check with run\_rule\_check command in Verify mode and can only be checked after committing clocks with commit\_clock command.

This rule is disabled by default. Enable using the add\_rule\_instance command.

Review generated clock definition and source latency path. Correct create\_generated\_clock timing constraint or design structure.

### **Example**

In the case input port 'clk' is directly connected to output ports 'gclk0' and gclk1'. This case reports this rule because:

Policy Rule Checks

- The source latency path of generated clock gclk0, from input port 'clk' to output port 'gclk0', does not pass through any flop.
- The source latency path of generated clock gclk1, from 'rise' edge at input port 'clk' to 'fall' edge at output port 'gclk1', is not found.

```
create_clock -name clk -period 2 [get_ports clk]
create_generated_clock -name gclk0 -source [get_ports clk] -divide_by 2 \
[get_ports gclk0]
create_generated_clock -name gclk1 -source [get_ports clk] -edges {1 3 5} \
[get_ports gclk1]
```

Policy Rule Checks

# CCD\_CLK\_DEF40

#### Message

Generated clock source latency path is not found.

#### **Default Severity**

Warning

# **Description**

This rule indicates that the source latency path of a generated clock is not found. The following are possible causes of this rule violation.

- A source latency path does not exist.
- A source latency path is broken by a real clock (through the create\_clock command).
- A source latency path is broken by disabled timing arc (through the set\_disable\_timing command).
- A source latency path is broken by a constant (through the set\_case\_analysis command or a hard constant).
- A source latency path is broken by a clock stop (through the set\_clock\_sense command or the set\_sense -stop\_propagation command).

This rule is also a complement to CCD\_CLK\_DEF39 rule, which checks the source latency path.

This rule is checked when running rule check with run\_rule\_check command in Verify mode and can only be checked after committing clocks with commit\_clock command.

This rule is disabled by default. Eable using the <code>add\_rule\_instance</code> command.

Review the generated clock definition and source latency path. Correct the create\_generated\_clock timing constraint or design structure.

Policy Rule Checks

## **Example**

In the following case there are no connections between input port 'clk' and output port 'gclk'. This rule is reported because the source latency path of generated clock 'gclk' does not exist.

create\_clock -name clk -period 2 [get\_ports clk]
create\_generated\_clock -name gclk -source [get\_ports clk] -divide\_by 2 [get\_ports
gclk]

Policy Rule Checks

# CCD\_CLK\_GRP\*

This section describes rule checks that relate to clock group violations. To review current clock groupings, use the REPORT CLOCK GROUP command.

- CCD\_CLK\_GRP1 on page 219
- CCD CLK GRP2 on page 220
- CCD\_CLK\_GRP3 on page 221
- CCD CLK GRP5 on page 222

Policy Rule Checks

# CCD\_CLK\_GRP1

#### Message

Asynchronous or physically exclusive clock group is defined among master clock and its generated clocks.

#### Default severity

Warning

#### **Description**

Master clock and its generated clocks are usually considered to be correlated. This rule indicates that an asynchronous or physically exclusive clock group is defined among a master clock and its generated clocks, making them no longer correlated.

Review the clock groups using the REPORT CLOCK GROUP command. Correct the clock groups of the 'set\_clock\_groups' timing constraint command, by removing any extra clock group definitions.

This rule is disabled by default. To enable, use the ADD RULE INSTANCE command. It is run when the RULE RULE CHECK command is used in Verify mode and can only be checked after the COMMIT CLOCK command.

#### **Example**

The following case reports this rule because generated clock 'gclk1' is asynchronous to master clock 'clk' and correlated generated clock 'gclk0'.

```
create_clock -name clk -period 2 [get_ports clk]
create_generated_clock -name gclk0 -source [get_ports clk] -divide_by 1 [get_ports
gclk0]
create_generated_clock -name gclk1 -source [get_ports clk] -divide_by 1 [get_ports
gclk1]
set_clock_groups -name async_cg0 -asynchronous -group [get_clocks "clk gclk0"] -
group [get_clocks gclk1]
```

Policy Rule Checks

# CCD\_CLK\_GRP2

#### Message

Asynchronous or physically exclusive clock group is not defined for the groups of clocks in the transitive fanout of asynchronous or physically exclusive source clocks.

#### Default severity

Warning

#### **Description**

Generated clocks in the transitive fanout of uncorrelated source clocks are usually considered to be uncorrelated as well. This rule indicates that a clock group inconsistency is found between generated clocks in the transitive fanout of asynchronous or physically exclusive source clocks.

Review the clock groups using the REPORT CLOCK GROUP command. Correct the clock groups of the 'set\_clock\_groups' timing constraint command, by adding any missing clock group definitions.

This rule is disabled by default. To enable, use the ADD RULE INSTANCE command. It is run when the RULE RULE CHECK command is used in Verify mode and can only be checked after the COMMIT CLOCK command.

### Example

The following case reports this rule because source clock 'clk0' and source clock 'clk1' are asynchronous, but their generated clock 'gclk0' and 'gclk1' are synchronous.

```
create_clock -name clk0 -period 2 [get_ports clk0]
create_clock -name clk1 -period 2 [get_ports clk1]
create_generated_clock -name gclk0 -source [get_ports clk0] -divide_by 1 [get_ports gclk0]
create_generated_clock -name gclk1 -source [get_ports clk1] -divide_by 1 [get_ports gclk1]
set_clock_groups -name async_cg0 -asynchronous -group [get_clocks clk0] -group [get_clocks clk1]
```

Policy Rule Checks

### CCD CLK GRP3

#### Message

The harmonic cycle of a set of correlated clocks exceeds the threshold

#### **Default Severity**

Warning

### **Description**

Indicates the number of harmonic cycles of a set of correlated clocks exceeds the threshold. The number of cycles is calculated based on the clock with the highest frequency amongst its correlated clocks. The threshold can be changed by the set clkgrp harmony threshold command, where the default is 100 cycles.

Note: This check will be run only after 'COMMIT CLOCK' is run and is checked when you run the RUN RULE CHECK command.

#### **Example**

If there are three clocks in the same clock group specified by the following SDC statements:

```
create_clock -name clk1 -period 5 clk1
create_clock -name clk2 -period 15 clk2
create_clock -name gclk -source CK -master_clock clk2 -divide_by 2 FF1/Q
set clock groups -name grp1 -asynchronous -group {clk1 clk2 gclk}
```

The periods of clk1, clk2, and gclk are 5, 15, and 30 respectively. So the harmonic cycle will be 6 because the LCM of their periods is 30 and it is 6 cycles of clk1, which is the clock with highest frequency among correlated clocks. Therefore, this number of cycles, 6, will be checked against the threshold.

Policy Rule Checks

# CCD\_CLK\_GRP5

#### Message

Generated clocks are asynchronous but their master clocks are synchronous.

#### **Default Severity**

Warning

#### **Description**

Generated clocks of synchronous master clocks are usually synchronous as well. This rule indicates that a clock group inconsistency is found between master clocks and their generated clocks.

This rule is checked when running rule check with 'run\_rule\_check' command in Verify mode and can only be checked after committing clocks with the 'commit\_clock' command.

Review clock groups using the 'report\_clock\_group' command and correct clock groups using the 'set\_clock\_groups' timing constraint by adding missing clock group definitions.

This rule is disabled by default. Use 'add\_rule\_instance' command to enable.

### **Example**

The following example results in this warning because master clock 'clk0' and master clock 'clk1' are synchronous, but their generated clock 'gclk0' and 'gclk1' are asynchronous.

```
create_clock -name clk0 -period 2 [get_ports clk0]
create_clock -name clk1 -period 2 [get_ports clk1]
create_generated_clock -name gclk0 -source [get_ports clk0] -divide_by 1 \
    [get_ports gclk0]
create_generated_clock -name gclk1 -source [get_ports clk1] -divide_by 1 \
    [get_ports gclk1]
set_clock_groups -name async_cg0 -asynchronous -group [get_clocks gclk0] -group
[get_clocks gclk1]
```

Policy Rule Checks

# CCD\_CLK\_LAT\*

This section describes rule checks that relate to clock latency violations. *Source clock latency* is the time it takes a clock signal to propagate from its the actual waveform origin point to the clock-definition point in the design.

- CCD\_CLK\_LAT1 on page 224
- CCD CLK LAT2 on page 225
- CCD\_CLK\_LAT3 on page 226
- CCD\_CLK\_LAT4 on page 227
- CCD CLK LAT5 on page 229
- CCD\_CLK\_LAT6 on page 230
- CCD\_CLK\_LAT7 on page 231
- CCD CLK LAT8 on page 232
- CCD\_CLK\_LAT9 on page 233
- CCD\_CLK\_LAT10 on page 234
- CCD CLK LAT11 on page 235
- CCD\_CLK\_LAT12 on page 236

Policy Rule Checks

# CCD\_CLK\_LAT1

#### Message

Undefined clock latency for real clocks

#### **Default Severity**

Warning

#### **Description**

Indicates that a real clock has undefined clock latency. *Clock latency* is the time it takes a clock signal to propagate from the clock definition to the register clock pin.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

1. If you have this line: set\_clock\_latency -source 0.5 CLK3

But, you do not have this line: set\_clock\_latency <value> CLK3

the Conformal Constraint Designer issues a rule check violation if you created CLK3 using  $create\_clock$  and CLK3 is not a virtual clock.

2. You have this line: set\_clock\_latency 1.0 CLK3

The Conformal Constraint Designer does not issue a rule check violation if CLK3 is a virtual clock.

Policy Rule Checks

# CCD\_CLK\_LAT2

#### Message

Clock latency is set on an object that is not a clock (pre-layout)

#### **Default Severity**

Warning

### **Description**

Indicates that clock latency is set on an object that is not a clock (such as a port or a pin).

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The following code causes a violation because clock latency should be set on CLK2\_w—not CLK2.

```
create_clock -name CLK2_w -period 10 CLK2
set clock latency 2.0 -source CLK2
```

The following is the correct version:

```
set_clock_latency 2.0 -source [get_clocks CLK2_w]
```

Policy Rule Checks

# CCD\_CLK\_LAT3

#### Message

Source latency for a generated clock is less than or equal to the source latency of its master clock

#### **Default Severity**

Warning

#### **Description**

Indicates that the source latency on a generated clock is less than or equal to the latency of its master clock.

**Note:** The Conformal Constraint Designer checks every combination of -rise/-fall, -min/-max, and -early/-late separately.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

#### **Example**

For example, you have the following lines:

The Conformal Constraint Designer issues a rule check violation if:

- clk2 generates gCLK1, and value0 >= value1, or
- gCLK1 generates gCLK2, and value1 >= value2

Policy Rule Checks

# CCD\_CLK\_LAT4

#### Message

Clocks in the same clock group have different (latency + source latency)

#### **Default Severity**

Warning

#### **Description**

Indicates that clocks in the same group have different values for:

```
latency + source_latency
```

This ensures that all the register clock pins in a group can see the simultaneous arrival of the clock signals.

**Note:** For set\_clock\_latency, the Conformal Constraint Designer checks every combination of -rise/-fall, -min/-max, and -early/-late separately.

This is checked when you run the run rule check command.

### **Example**

For example, you have the following lines:

In this example there is one group that contains three clocks: {clk2, gCLK1, gCLK2}

This does not cause a rule check violation because the sum of <code>latency+source\_latency</code> is always 2.5:

```
clk2 = 2.5
gCLK1 = 2.0+0.5
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

gCLK2 = 1.5+1.0

Policy Rule Checks

# CCD\_CLK\_LAT5

#### Message

Detected set\_clock\_latency (in post-layout stage)

#### **Default Severity**

Warning

#### **Description**

Indicates that there is clock network latency (set\_clock\_latency without -source) defined on a non-virtual clock, during post-layout

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

In the following example, the Conformal Constraint Designer issues a warning because the clock should not have latency in the post-layout stage:

```
set clock latency 1.5 -rise CLK1
```

The following commands will not be reported since they specify source latency or latency on virtual clock:

```
set_clock_latency 2.0 -source CLK2
set_clock_latency 1.0 -min CLK2_vir
```

Policy Rule Checks

# CCD\_CLK\_LAT6

#### Message

Undefined source clock latency for generated clocks

#### **Default Severity**

Warning

#### **Description**

Indicates that there is a generated clock with undefined source clock latency.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

For example, you have the following lines:

```
create_clock -period 10 clk2
create_generated_clock -name gCLK1 -source clk2 -divide_by 2 [get_pins FF1/Q]
create_generated_clock -name gCLK2 -source [get_pins FF1/Q] -divide_by 2 \
       [get_pins FF2/Q]
set_clock_latency 2.5 clk2
set_clock_latency 2.0 gCLK1
set_clock_latency 1.5 gCLK2
set_clock_latency 1.0 -source gCLK2
```

This causes a rule check violation because gCLK1 does not have -source defined.

Policy Rule Checks

# CCD\_CLK\_LAT7

#### Message

Incomplete clock latency options

### **Default Severity**

Warning

### **Description**

Indicates that you have incomplete clock latency options. Where set\_clock\_latency needs to have both or none of the options in these pairs: -rise/-fall, -min/-max, and -early/-late.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following commands cause a rule check violation because the clock latency for -rise and -late are missing.

```
set_clock_latency -rise -early 1.3 -source gCLK1
set_clock_latency -fall 1.5 -source gCLK1
```

Policy Rule Checks

# CCD\_CLK\_LAT8

#### Message

Inconsistent clock latency option values

### **Default Severity**

Warning

#### **Description**

Indicates that there are inconsistent clock latency option values. The Conformal Constraint Designer checks  $set\_clock\_latency$  for instances where min > max and early > late.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following causes a rule check violation because -min > -max for CLK1

```
set_clock_latency 1.5 -max CLK1
set clock latency 2.0 -min CLK1
```

Policy Rule Checks

# CCD\_CLK\_LAT9

#### Message

Negative clock latency value

#### **Default Severity**

Warning

### **Description**

Indicates that there is a negative value for set\_clock\_latency.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following command causes a violation because -min is set to -2.0:

set clock latency -2.0 -min CLK1

Policy Rule Checks

# CCD\_CLK\_LAT10

#### Message

In set\_clock\_latency, -clock does not affect clocks in the object\_list

#### **Default Severity**

Warning

### **Description**

The -clock option is used to specify latencies on objects that are not clocks, when applying different latency values to paths that are constrained by different clocks. When the latency is specified on a clock object, the -clock option has no effect.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The Conformal Constraint Designer issues a warning for lines such as:

```
set_clock_latency 2.0 -clock CK1 -rise [get_clocks CK2]
set clock latency 1.0 -clock CK2 [list [get clocks CK3] [get ports clk4]]
```

Policy Rule Checks

# CCD\_CLK\_LAT11

#### Message

A port/pin with set\_clock\_latency defined for a specific clock is not in that clock's tree

### **Default Severity**

Warning

#### **Description**

The -clock option is used to specify latencies on objects that are not clocks, when applying different latency values to paths that are constrained by different clocks. It is expected that if the latency is applied to a port/pin, using the -clock option, then the specified clock's tree should propagate to that port/pin.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

#### **Example**

The Conformal Constraint Designer issues a warning if pin clkgate/Z is not in the tree of clock CK1 and this command is used:

```
set clock latency 2.0 -clock CK1 [get pins {clkgate/Z}]
```

Policy Rule Checks

# CCD\_CLK\_LAT12

#### Message

Undefined source clock latency for virtual clock

### **Default Severity**

Warning

### **Description**

Indicates that a virtual clock does not have any source latency defined. Source clock latency is defined with the set\_clock\_latency -source command.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The following lines cause a rule check violation for vclk3:

```
create_clock -period 10 -name vclk1
create_clock -period 20 -name vclk2
create_clock -period 30 -name vclk3
set_clock_latency 2.5 -source vclk1
set_clock_latency 0.0 -source vclk2
#set_clock_latency 1.0 -source vclk3
```

Policy Rule Checks

# CCD\_CLK\_UNC\*

This section describes rule checks for violations that relate to clock uncertainty.

- CCD CLK UNC1 on page 238
- CCD\_CLK\_UNC2 on page 239
- CCD\_CLK\_UNC3 on page 240
- CCD CLK UNC4 on page 241
- CCD\_CLK\_UNC5 on page 242
- CCD\_CLK\_UNC6 on page 243
- CCD CLK UNC7 on page 244
- CCD\_CLK\_UNC9 on page 245
- CCD\_CLK\_UNC10 on page 246

Policy Rule Checks

# CCD\_CLK\_UNC1

#### Message

Undefined clock uncertainty

#### **Default Severity**

Warning

#### **Description**

Indicates that a real or generated clock has an undefined clock uncertainty.

**Note:** This checks only per-clock uncertainty.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

In the following example, the Conformal Constraint Designer issues a warning if a command like the following is missing for clock CLK1:

set clock uncertainty 1.0 [get clocks CLK1]

Policy Rule Checks

# CCD\_CLK\_UNC2

#### Message

Clock uncertainty is set for an object that is not a clock

### **Default Severity**

Warning

### **Description**

Indicates that clock uncertainty is set for an object that is not a clock.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

In the following example, the Conformal Constraint Designer issues a warning because IN1 is not a clock:

set\_clock\_uncertainty 2.5 -setup IN1

Policy Rule Checks

## CCD\_CLK\_UNC3

#### Message

Inconsistent clock uncertainty vs. clock period

#### **Default Severity**

Warning

### **Description**

Indicates that a clock uncertainty value is bigger than the clock period of the relevant clock. For inter-clock uncertainty, the uncertainty value is compared with the clock period of the -to clock.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

#### **Example**

The following commands will cause this rule to be reported twice:

```
create_clock -period 5 -name clk11 [get_ports clk1]
create_clock -period 10 -name clk22 [get_ports clk2]
set_clock_uncertainty 8 [get_clocks clk11]
set_clock_uncertainty 9 -from [get_clocks clk22] -to [get_clocks clk11]
```

Policy Rule Checks

# CCD\_CLK\_UNC4

#### Message

Incomplete clock uncertainty options for clock objects

#### **Default Severity**

Warning

### **Description**

Indicates that there is a clock object with incomplete clock-uncertainty options. You must have both or none of the options for the following pairs: -setup/-hold and -rise/-fall (for inter-clocks).

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

In the following example, the Conformal Constraint Designer issues a warning because the -hold uncertainty for CLK1 is missing:

```
set_clock_uncertainty 1.5 -setup CLK1
```

In the following example, the -fall inter-clock uncertainty from CLK2 to CLK3 is missing:

```
set clock uncertainty 2.0 -rise -from CLK2 -to CLK3
```

Policy Rule Checks

# CCD\_CLK\_UNC5

#### Message

Negative clock uncertainty value

### **Default Severity**

Warning

### **Description**

Indicates that there is a negative value for clock uncertainty.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following example generates a warning because it specifies a negative clock uncertainty:

set clock uncertainty -1.5 -setup CLK1

Policy Rule Checks

# CCD\_CLK\_UNC6

#### Message

Inter-clock uncertainty not defined between synchronous clocks that drive connected sequential elements

#### **Default Severity**

Warning

#### **Description**

Indicates that you did not define inter-clock uncertainty between synchronous clocks (real or generated) that drive connected, sequential elements.

This rule will not report missing inter-clock uncertainties to a clock that has *simple* clock uncertainty defined because it affects all the paths ending in that clock. However, if a clock has no uncertainties defined, only CCD\_CLK\_UNC1 will be reported to avoid repetition. In summary, this rule reports only clocks that do not have *simple* uncertainty defined, and have inter-clock uncertainty defined from at least one clock.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

Policy Rule Checks

# CCD\_CLK\_UNC7

#### Message

Inter-clock uncertainty defined between clocks that are not connected

### **Default Severity**

Warning

#### **Description**

Indicates that for two clocks (for example, CLK1 and CLK2), there is a command:

```
set\_clock\_uncertainty -from CLK1 -to CLK2 ...
```

but there is not path from clock groups containing CLK1 to the clock groups containing CLK3.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Policy Rule Checks

# CCD\_CLK\_UNC9

#### Message

Inter-clock uncertainty not defined between a virtual clock and a connected non-virtual clock with the same waveform and period

#### **Default Severity**

Warning

#### **Description**

Indicates that you did not define inter-clock uncertainty between a virtual clock and a non-virtual clock with the same period and waveform, that are connected (constrain a timing path). This rule will not report missing inter-clock uncertainties to a clock that has simple clock uncertainty defined because it affects all the paths ending in that clock.

**Note:** Clock pairs that are not related (for example, asynchronous clocks) will not be reported.

This is checked when you run the run rule check command and can be diagnosed using the DIAGNOSE RULE CHECK command.

### Example

If there is a path from DATA\_IN to MY\_REG/D, the clock tree of RCLK reaches MY\_REG/CK, and virtual clock VCLK and real clock RCLK are synchronous, then this rule will be reported if the following SDC commands are given:

```
create_clock -name VCLK -period 10.0 -waveform {0.0 5.0}
create_clock -name RCLK -period 10.0 -waveform {0.0 5.0} [get_ports clk]
set_input_delay -clock VCLK 1.0 [get_ports DATA_IN]
```

Policy Rule Checks

# CCD\_CLK\_UNC10

#### Message

Inter-clock uncertainty is defined between asynchronous or mutually exclusive clocks.

### **Default severity**

Warning

#### **Description**

The paths between asynchronous or mutually exclusive clocks are not considered during timing analysis (that is, they are considered false paths). This rule indicates that unnecessary interclock uncertainty is defined between asynchronous or mutually exclusive clocks. Remove the inter-clock uncertainty defined between the aschronous or mutually exclusive clocks to improve the timing constraint quality.

This rule is disabled by default. To enable, use the ADD RULE INSTANCE command. It is run when the RULE RULE CHECK command is used in Verify mode and can only be checked after the COMMIT CLOCK command.

### **Example**

The case reports this rule because inter-clock uncertainty is defined from clock 'clk0' to clock 'clk1', which are asynchronous.

```
create_clock -name clk0 -period 2 [get_ports clk0]
create_clock -name clk1 -period 3 [get_ports clk1]
set_clock_groups -name async_cg0 -asynchronous -group [get_clocks clk0] -group
[get_clocks clk1]
set_clock_uncertainty 1 -from [get_clocks clk0] -to [get_clocks clk1]
```

Policy Rule Checks

# CCD\_CLK\_CTR\*

This section describes rule checks that relate to clock transitions.

- CCD CLK CTR1 on page 248
- CCD CLK CTR2 on page 249
- CCD\_CLK\_CTR3 on page 250
- CCD CLK CTR4 on page 251
- CCD\_CLK\_CTR5 on page 252
- CCD\_CLK\_CTR6 on page 253
- CCD CLK CTR7 on page 254
- CCD\_CLK\_CTR8 on page 255
- CCD\_CLK\_CTR9 on page 256
- CCD CLK CTR10 on page 257
- CCD\_CLK\_CTR11 on page 258
- CCD\_CLK\_CTR12 on page 259
- CCD CLK CTR13 on page 260
- CCD\_CLK\_CTR14 on page 261
- CCD\_CLK\_CTR15 on page 262

Policy Rule Checks

# CCD\_CLK\_CTR1

#### Message

Undefined clock transition

#### **Default Severity**

Warning

### **Description**

Indicates that you did not define set\_clock\_transition for a real or generated clock.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

If you have three clocks (CLK1, sysCLK, Hclk) and the following line:

```
set clock transition 0.75 -rise CLK1
```

the Conformal Constraint Designer issues a violation because you did not define a clock transition for sysClk and Hclk.

Policy Rule Checks

# CCD\_CLK\_CTR2

#### Message

Clock transition is set on a virtual clock

### **Default Severity**

Warning

#### **Description**

Indicates that you have set\_clock\_transition set on a virtual clock.

**Note:** SDC\_LINT\_REF4 reports objects of the wrong type.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The Conformal Constraint Designer issues a violation because the clock transition is set on a virtual clock.

Policy Rule Checks

# CCD\_CLK\_CTR3

#### Message

Clock transition value outside the characterization range (pre-layout)

#### **Default Severity**

Warning

### **Description**

Indicates that the value for <code>set\_clock\_transition</code> is outside the characterization range. If the ports of the clock specified as an argument to <code>set\_clock\_transition</code> drive a pin of a liberty cell with <code>min\_transition</code> or <code>max\_transition</code> defined, the characterization range is defined by these values. If not, the characterization range is defined by the <code>SDC\_MIN\_CLK\_TRANSITION</code> and <code>SDC\_MAX\_CLK\_TRANSITION</code> parameters.

For a list of CCD parameters and definitions, see SET CCD PARAMETER in the Conformal Constraint Designer Reference Manual.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

If you set the SDC\_MIN\_CLK\_TRANSITION parameter to 0.1 and the SDC\_MAX\_CLK\_TRANSITION parameter to 0.5, then the following command causes a warning because 0.75 is outside the characterization range.

set clock transition 0.75 -min CLK1

Policy Rule Checks

# CCD\_CLK\_CTR4

#### Message

set\_annotated\_transition not defined on the clock pin of a leaf cell

#### **Default Severity**

Warning

### **Description**

Indicates that a pin of a liberty cell that has the clock attribute, does not have a transition defined using the set\_annotated\_transition command.

**Note:** The set\_annotated\_transition command is not included in SDC versions 1.6 or earlier.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The Conformal Constraint Designer issues a violation of this rule if there is an instance (a\_reg) of a sequential cell whose clock pin is called CP, and the constraints file has no command like the following:

```
set_annotated_transition 0.1 [get_pins {a_reg/CP}]
```

Policy Rule Checks

# CCD\_CLK\_CTR5

#### Message

set\_annotated\_transition outside the characterization range

#### **Default Severity**

Warning

### **Description**

Indicates that the value for <code>set\_annotated\_transition</code> is outside the characterization range. The characterization range is defined by the <code>SDC\_MIN\_CLK\_TRANSITION</code> and <code>SDC\_MAX\_CLK\_TRANSITION</code> parameters.

For a list of CCD parameters and definitions, see SET CCD PARAMETER in the Conformal Constraint Designer Reference Manual.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_CLK\_CTR6

### Message

Undefined clock transition on real clock: Source input port without set\_input\_transition

## **Default Severity**

Warning

## **Description**

Indicates that a real clock has an undefined clock transition. That is, PI/POs that are the source of a clock do not have a defined set\_input\_transition.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The Conformal Constraint Designer issues a violation if the second line is missing, where CLK1 is the port name—not the clock name:

```
create_clock -period 10 -name CLK1_w CLK1
#set input transition 0.75 CLK1
```

Policy Rule Checks

# CCD\_CLK\_CTR7

### Message

Clock transition value outside the characterization range (post-layout)

## **Default Severity**

Warning

# **Description**

Indicates that the value for <code>set\_input\_transition</code> is outside the characterization range. If the port specified as argument to <code>set\_input\_transition</code> drives a pin of a liberty cell with <code>min\_transition</code> or <code>max\_transition</code> defined, the characterization range is defined by these values. If not, the characterization range is defined by the <code>SDC\_MIN\_CLK\_TRANSITION</code> and <code>SDC\_MAX\_CLK\_TRANSITION</code> parameters.

For a list of CCD parameters and definitions, see SET CCD PARAMETER in the Conformal Constraint Designer Reference Manual.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

If you have the following commands in your dofile:

```
set ccd parameter SDC_MIN_CLK_TRANSITION 0 set ccd parameter SDC_MAX_CLK_TRANSITION 0.50
```

then, the following SDC command generates a warning because the clock transition time is not within the specified range:

```
set input transition 0.75 -min CLK1
```

Policy Rule Checks

# CCD\_CLK\_CTR8

## Message

set\_clock\_transition is set on a clock in post-layout

# **Default Severity**

Warning

# **Description**

Indicates that set\_clock\_transition is set on a clock in post-layout.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following generates an error only when in post-layout:

set clock transition 0.75 -rise CLK1

Policy Rule Checks

# CCD\_CLK\_CTR9

### Message

set\_input\_transition and set\_driving\_cell on clock ports are not recommended in pre-layout

# **Default Severity**

Warning

## **Description**

Indicates that you have set\_input\_transition or set\_driving\_cell on a clock port. These options are not recommended in pre-layout.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following command causes a rule check violation because set\_input\_transition on a clock port.

create\_clock -name clk1 -period 10 [get\_ports clock]
set input transition 1 [get ports clock]

Policy Rule Checks

# CCD\_CLK\_CTR10

## Message

set\_driving\_cell on clock ports is not recommended in post-layout

# **Default Severity**

Warning

# **Description**

Indicates that you have set\_driving\_cell defined on a clock port. This is not recommended in post-layout.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_CLK\_CTR11

### Message

Incomplete clock transition options (pre-layout)

## **Default Severity**

Warning

## **Description**

Indicates that set\_clock\_transition has incomplete clock transition options. You need to have values for both or none of the following pairs of options: -rise/-fall and -min/-max.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

#### The following produces a warning:

```
set_clock_transition 0.75 -rise CLK1
# Missing a command: set clock transition ... -fall CLK1
```

Policy Rule Checks

# CCD\_CLK\_CTR12

### Message

Incomplete clock transition options (post-layout)

# **Default Severity**

Warning

## **Description**

Indicates that set\_input\_transition has incomplete clock transition options. You need to have values for both or none of the following pairs of options: -rise/-fall and -min/-max.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

#### The following produces a warning:

```
set_input_transition 0.75 -rise CLK1
# Missing a command: set input transition ... -fall CLK1
```

Policy Rule Checks

# CCD\_CLK\_CTR13

### Message

Inconsistent clock transition option values

# **Default Severity**

Warning

# **Description**

Indicates that for some set\_input\_transition or set\_clock\_transition, the -min value is greater than the corresponding -max value.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

```
set_clock_transition -min 1 [get_clocks CLK1]
set_clock_transition -max 0.5 [get_clocks CLK1]
```

Policy Rule Checks

# CCD\_CLK\_CTR14

### Message

Unusual clock transition option

## **Default Severity**

Warning

# **Description**

Indicates that set\_input\_transition has either -clock or -clock\_fall defined.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following command causes a rule check violation because of the -clock option.

set input transition -rise -min 0.75 -clock CLK2 IN1

Policy Rule Checks

# CCD\_CLK\_CTR15

### Message

Negative clock transition value

## **Default Severity**

Warning

# **Description**

Indicates that you have a negative clock transition value.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following produces a warning because the input transition is a negative number:

set input transition -0.75 -fall CLK1

Policy Rule Checks

# CCD\_CLK\_HIER\*

This section describes rule checks that relate to hierarchical clocks.

- CCD CLK HIER1 on page 264
- CCD\_CLK\_HIER2a on page 265
- CCD\_CLK\_HIER2b on page 266
- CCD CLK HIER2c on page 267
- CCD\_CLK\_HIER3 on page 268
- CCD\_CLK\_HIER4 on page 269
- CCD CLK HIER5 on page 271
- CCD\_CLK\_HIER6 on page 273

Policy Rule Checks

# CCD\_CLK\_HIER1

### Message

Multiple top-level clocks drive a block's clock

## **Default Severity**

Warning

# **Description**

Indicates that a block's clock definition has more than one top-level root clock in its fan-in cone.

This rule is checked at the top level. When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** Specify the current SDC design using the SET SDC DESIGN command. The root design becomes a top-level design when you specify a sub-design using the ADD SDC DESIGN command.

# **Example**

```
If Block_A.sdc has this line:
```

```
create clock -period 8 CLK1A
```

#### Top.sdc has these lines:

```
create_clock -period 10 CLK3
create clock -period 10 CLK1
```

The Conformal software issues a warning because Block\_A has two top-level root clocks in its fan-in cone.

Policy Rule Checks

# CCD\_CLK\_HIER2a

### Message

A block's clock is slower than a related top-level clock

## **Default Severity**

Warning

## **Description**

Indicates that the top-level clock's period is not greater than or equal to the period of the corresponding clock definition at the block.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

# **Example**

```
If Top.sdc has the following line:
```

```
create_clock -period 3 [get_ports CLK1]
and Block_A.sdc has the following line:
```

create\_clock -period 5 [get\_ports CLK1A]

The Conformal software issues a warning because the clock's period at the top level is less than that at the block.

Policy Rule Checks

# CCD\_CLK\_HIER2b

### Message

A block's clock is faster than a related top-level clock

## **Default Severity**

Warning

### **Description**

Indicates that the top-level clock's period is not less than or equal to the period of the corresponding clock definition at the block.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

# **Example**

```
If Top.sdc has the following line:
```

```
create_clock -period 5 [get_ports CLK1]
and Block_A.sdc has the following line:
create clock -period 3 [get ports CLK1A]
```

The Conformal software issues a warning because the clock's period at the top level is greater than that at the block.

Policy Rule Checks

# CCD\_CLK\_HIER2c

### Message

A block's clock and a related top-level clock have different duty-cycle

## **Default Severity**

Warning

## **Description**

Indicates that a top-level clock's period is equal to the period of the corresponding clock definition at the block, but these two clocks have different duty cycle ((falling edge - rising edge)/period).

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

# **Example**

```
If Top.sdc has the following line:
```

```
create_clock -period 10 [get_ports CLK1]
and Block A.sdc has the following line:
```

```
create clock -period 10 [get ports CLK1A] -waveform {0 4}
```

The Conformal software issues a warning because the clock's period at the top level is equal to that at the block, but their duty cycles are 50% and 40%, respectively.

Policy Rule Checks

# CCD\_CLK\_HIER3

### Message

Missing top-level clock driving a block's clock source

## **Default Severity**

Warning

## **Description**

Indicates that the top level does not have a <code>create\_clock</code> statement that defines a clock in the fan-in of the block clock's source object.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

# **Example**

If Block\_A.sdc has this line:

```
create clock -period 8 CLK1A
```

The Conformal software issues a warning if a line similar to the following, which specifies a clock that drives CLK1A, is missing from Top.sdc:

```
create_clock -period 10 CLK1
```

Policy Rule Checks

# CCD\_CLK\_HIER4

### Message

Missing block clock on block port/pin connected to a top-level clock source

### **Default Severity**

Warning

### **Description**

Indicates that a block's constraint file does not define a clock on a port or pin that is in the clock tree, or is a source, of a top-level clock object. In the case that such a block clock is defined, this rule reports if the block clock and the top-level clock are not defined as equivalent.

**Note:** To see the clock equivalences (as computed automatically or derived from the SDC\_HIER\_CLOCK\_EQUIV CCD parameter), use the REPORT CLOCK -hier\_equiv command in Verify mode.

For more information, see "Using SDC\_HIER\_CLOCK\_EQUIV" in the *Conformal Constraint Designer User Guide*.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

If the top-level port clk is connected to myblock/clk, the SDC file of block myblock contains:

Policy Rule Checks

create clock -period 10 [get ports clk] -name CLK1

#### and the top-level SDC contains:

create\_clock -period 10 [get\_ports clk] -name CLK

This rule will be reported, unless the clock CLK is defined as the top-level equivalent of CLK1. To do this, add this command to the dofile:

set ccd parameter SDC\_HIER\_CLOCK\_EQUIV "CLK CLK1, ... "

Policy Rule Checks

# CCD\_CLK\_HIER5

### Message

Inconsistent clock groups between block-level and top-level clocks

## **Default Severity**

Warning

## **Description**

Indicates that the relationship between the block-level clock and its corresponding top-level clock is inconsistent. The relationships being checked are: synchronous/asynchronous and mutually exclusive.

To see the clock relationships (as computed automatically or derived from the SDC\_HIER\_CLOCK\_EQUIV CCD parameter), use the REPORT CLOCK -hier\_equiv command in Verify mode. For more information, see "Using SDC\_HIER\_CLOCK\_EQUIV" in the Conformal Constraint Designer User Guide.

This rule is checked at the top level. The current SDC design is specified with the SET SDC DESIGN command. Subdesigns are specified using the ADD SDC DESIGN command or when the READ HIERARCHICAL SDC command is used; the root design becomes a top-level design when you specify a subdesign.

This rule check is performed when you use the RUN RULE CHECK command at the top level. The check requires that you are in Verify mode and that you have committed the clocks. Also, for each block that is being checked, the rule requires that you have committed the clocks when entering the Verify mode for the block (manually using COMMIT CLOCK command, or automatically when using READ HIERARCHICAL SDC).

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

Policy Rule Checks

### **Rule Attributes**

This policy rule check is customizable; its properties are specified through the attributes listed below. To view all the attributes for this rule check from the tool, use the following command:

report rule source "CCD\_CLK\_HIER5" -verbose

Table 6-1 CCD\_CLK\_HIER5 Attributes

| Attribute          | Description                                                                                                                                                 |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| check_type         | Specifies the types of clock relationships to be checked                                                                                                    |
|                    | <pre>Possible Value: <all asynchronous="" logically_exclusive="" physically_exclusive=""  =""></all></pre>                                                  |
|                    | Where:                                                                                                                                                      |
|                    | all—Check the consistency of all types of clock relationships in block versus top.                                                                          |
|                    | asynchronous—Checks the consistency of only the synchronous/asynchronous clock relationship in block versus top.                                            |
|                    | logically_exclusive—Checks the consistency of logically mutually exclusive clocks in block versus top.                                                      |
|                    | physically_exclusive—Checks the consistency of physically mutually exclusive clocks in block versus top.                                                    |
| check_connectivity | Specifies whether to check the clock connectivity before reporting an occurrence of this rule. This attribute will affect only the asynchronous check type. |
|                    | Possible Value: <no yes=""  =""></no>                                                                                                                       |
|                    | Where:                                                                                                                                                      |
|                    | no—Clock connectivity is not checked.                                                                                                                       |
|                    | yes—Clock connectivity is checked.                                                                                                                          |

Policy Rule Checks

# CCD\_CLK\_HIER6

### Message

Missing virtual clock at block level

## **Default Severity**

Warning

## **Description**

Indicates that a block's constraint file does not define a virtual clock for a top-level equivalent clock which launches or captures timing path data through a block port.

Note: To see the clock equivalences (as computed automatically or derived from the CCD parameter SDC\_HIER\_CLOCK\_EQUIV), use the report clock -hier\_equiv command in Verify mode.

For more information, see "Using SDC\_HIER\_CLOCK\_EQUIV" in the *Conformal Constraint Designer User Guide*.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC AUTO CHECK SEVERITY.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

Top-level port 'clk' drives the clock pin of top-level flop 'myreg'. The flop 'myreg' is connected to block pin 'myblock/din' and the SDC file of block 'myblock' is missing a command such as:

```
create clock -name BCK -period 4.0 -waveform {0.0 2.0}
```

Policy Rule Checks

### The top-level SDC contains:

```
create clock -name TCK -add -period 4.0 -waveform {0.0 2.0} [get ports clk]
```

This rule will be reported, unless the clock TCK is defined as the top-level equivalent of BCK. To do this, add this command to the dofile:

set ccd parameter SDC\_HIER\_CLOCK\_EQUIV "TCK BCK, ... "

Policy Rule Checks

# CCD\_CLK\_INT\*

This section describes rule checks that relate to SDC integration for clocks and their attributes.

■ CCD\_CLK\_INT1 on page 276

Policy Rule Checks

# CCD\_CLK\_INT1

### Message

SDC integration: clocks

## **Default Severity**

Warning

## **Description**

Configures the integration of create\_clock and create\_generated\_clock commands, and reports the messages generated during this integration process.

This is checked when you run the INTEGRATE command.

## **Example**

For example, if you are using the default SDC integration configuration (add rule instance -default), and you have a block BLK with an input CLK1 that is connected to a top-level net clk\_net that is driven by selector MUX. If BLK.sdc contains the following command:

```
create clock ?name CLK1 ?period 10 [get ports CLK1]
```

you will get the following message when you try to integrate this block constraint into a fullchip SDC file:

```
CCD_CLK_INT1: SDC integration: clocks
Severity: Warning         Occurrence: 1
1: [blk_clk_on_blk_input_prop_to_internal_okay] Propagation of clock backwards
from BLK/CLK1 was stopped at clk_net. Candidate clock sources in its fanin: clk1,
clk2
```

Policy Rule Checks

# CCD\_IO\_IDL\*

This section describes rule checks that relate to input delay violations.

- CCD IO IDL1 on page 278
- CCD\_IO\_IDL2 on page 279
- CCD\_IO\_IDL4 on page 280
- CCD IO IDL5 on page 281
- CCD\_IO\_IDL6 on page 283
- CCD\_IO\_IDL7 on page 284
- CCD IO IDL9 on page 285
- CCD\_IO\_IDL10 on page 286
- CCD\_IO\_IDL11 on page 287
- CCD IO IDL12 on page 288
- CCD\_IO\_IDL13 on page 289
- CCD\_IO\_IDL15 on page 291
- CCD IO IDL16 on page 293

Policy Rule Checks

# CCD\_IO\_IDL1

### Message

Unconstrained input

## **Default Severity**

Warning

## **Description**

Indicates that you have an unconstrained input. Flags input ports that do not have set\_input\_delay and annotates the ports that are in set\_dont\_touch and set\_dont\_touch\_network.

Only input ports that are connected to some constrained path endpoint (a clocked register or a pin with set\_output\_delay) are considered for this rule. For example, a clock source will not be checked in this rule if it only drives clock pins of sequential elements.

This rule applies only to ports that are start points of a timing path that does not match any set\_false\_path.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This is checked when you run the run rule check command.

## **Example**

If your design has three input pins—IN1, IN2, and IN3—the following produces a warning because the input delay for IN1 is missing:

```
set_input_delay 0.75 -rise -clock CLK1 {IN2}
set_input_delay 0.75 -rise -clock CLK1 {IN3}
```

Policy Rule Checks

# CCD\_IO\_IDL2

### Message

Incorrect input delay constraint vs. several clocks (missing -add\_delay)

## **Default Severity**

Warning

# **Description**

Indicates that, for an input port that is driven by more than one clock, the set\_input\_delay command is missing the -add\_delay option, which is required for each additional clock that drives the input port.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following causes a rule check violation because there is a missing <code>-add\_delay</code> option for <code>CLK1</code>.

```
set_input_delay 2.0 -clock CLK0 {IN1}
set input delay 3.0 -clock CLK1 {IN1}
```

Policy Rule Checks

# CCD\_IO\_IDL4

### Message

Incomplete input delay options

## **Default Severity**

Warning

## **Description**

Indicates that you have incomplete input delay options. The Conformal Constraint Designer checks set\_input\_delay to ensure that there are values for both or none of the following option combinations: -rise/-fall and -min/-max. This applies to every specified clock and for delays that are specified without a clock.

This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from, -to, or a single -through.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a rule check violation because it is missing the -fall option.

```
set_input_delay 0.75 -rise -clock CLK1 {IN2}
```

Policy Rule Checks

# CCD\_IO\_IDL5

### Message

Inconsistent input delay vs. clock period, or min>max

## **Default Severity**

Warning

### **Description**

Indicates one of the following conditions for set\_input\_delay values:

- -min delay > -max delay
- a delay value does not satisfy the formula specified in CCD parameter SDC INPUT DELAY CHECK

Note: The default formula is 'delay<ratio\*period,' where 'delay' indicates -min/-max delay, 'ratio' indicates the value of CCD parameter SDC\_INPUT\_DELAY\_RATIO, and 'period' indicates the clock period. SDC\_INPUT\_DELAY\_RATIO has a default value of 1.0. To change the value of SDC\_INPUT\_DELAY\_RATIO or SDC\_INPUT\_DELAY\_CHECK, use the SET CCD PARAMETER command.

**Note:** If there is a set\_multicycle\_path N with a single -from or -through list, in which the port is included, then the clock period is multiplied by the multi-cycle path value.

**Note:** This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from or a single -through. set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Policy Rule Checks

# **Examples**

■ In the following command, a violation occurs because 2.75 (minimum value) > 1.75 (maximum value).

```
create_clock -period 10 -name CLK1_w CLK1
set_input_delay 1.75 -max -clock CLK1_w {IN1}
set input_delay 2.75 -min -clock CLK1_w {IN1}
```

■ In the following command, the Conformal Constraint Designer issues a warning because the input delay does not satisfy the formula 'delay<ratio\*period,' where SDC\_INPUT\_DELAY\_RATIO has its default value 1.0:

```
create_clock -period 8.0 -name vCLK3
set input delay 10.0 [get ports {IN1, IN2}] -clock vCLK3
```

Policy Rule Checks

# CCD IO IDL6

### Message

Input delay constrained vs. wrong clock

## **Default Severity**

Warning

## **Description**

For input ports that have input delay defined with respect to a clock, and that are connected to some constrained endpoint, this rule indicates that none of those endpoints is constrained by a clock that is synchronous to the one for which the input delay was defined.

This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from, -to, or a single -through.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This is checked when you run the run rule check command.

# **Example**

In the following example, if there is no path from IN1 to a sequential element constrained by CLK2, the Conformal Constraint Designer issues a warning because set\_input\_delay has specified the wrong clock:

```
set input delay 2.75 -min -clock CLK2 {IN1}
```

Policy Rule Checks

# CCD\_IO\_IDL7

### Message

Detected input delay vs. clock that is not virtual

# **Default Severity**

Warning

# **Description**

Indicates that there is an input delay specified for a clock that is not virtual.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following produces a warning message if CLK1 is a real clock (rather than a virtual clock):

set input delay 2.75 -min -clock CLK1 {IN1}

Policy Rule Checks

# CCD\_IO\_IDL9

### Message

Detected level sensitive input

# **Default Severity**

Warning

# **Description**

Indicates that is a level-sensitive input port. Specifically, you have a set\_input\_delay command that uses -level\_sensitive.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following command causes a warning because it uses a level-sensitive delay.

```
set_input_delay 2.0 -clock CLK1 -level_sensitive {IN1}
```

Policy Rule Checks

# CCD\_IO\_IDL10

### Message

Detected edge sensitive input relative to clock falling edge

## **Default Severity**

Warning

# **Description**

Indicates that there is an edge-sensitive input in relation to the clock falling edge. Specifically, you have a set\_input\_delay command that uses -clk\_fall.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following command causes a warning because its edge-sensitive delay input uses a clock falling edge.

```
set input delay 2.0 -clock CLK1 -clock fall {IN1}
```

Policy Rule Checks

# CCD\_IO\_IDL11

### Message

Unusual input delay option

## **Default Severity**

Warning

# **Description**

Indicates that you have a set\_input\_delay command that uses either
-source\_latency\_included or -network\_latency\_included.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a violation because it uses -source\_latency\_included.

set\_input\_delay 2.0 -clock CLK1 -source\_latency\_included {IN1}

Policy Rule Checks

# CCD\_IO\_IDL12

### Message

Negative input delay value

## **Default Severity**

Warning

# **Description**

Indicates that you have a set\_input\_delay command with a negative value.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The following code causes a violation because it has a negative delay value.

set input delay -2.0 -clock CLK1 {IN1}

Policy Rule Checks

# CCD\_IO\_IDL13

#### Message

An input port is in a timing path within a clock group for which it does not have input delay defined

### **Default Severity**

Warning

#### **Description**

Indicates that you have an input port in whose fanout there are sequential elements or ports in a given clock group, but this input port has no input delay with respect to any clock in that clock group.

**Note:** This rule applies only to ports that are start points of a timing path that does not match any set\_false\_path.

set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This rule does not check inputs that are clock sources.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

With the following command, the Conformal Constraint Designer checks that IN has an input delay with respect to CLK or any other clock in the same group.

Policy Rule Checks

set\_input\_delay 1 IN



This example satisfies CCD\_IO\_IDL1; however, CCD\_IO\_IDL13 issues a warning because it requires a delay with respect to CLK or any clock synchronous to it.

Policy Rule Checks

## CCD\_IO\_IDL15

#### Message

An input delay is defined vs. a virtual clock on a port/pin, but no sequential element in its fanout is driven by a real/generated clock with the same waveform

### **Default Severity**

Warning

### **Description**

Indicates that, for input ports or internal pins that have input delay defined with respect to a virtual clock, there are sequential elements in the fanout, but their clock pins are driven by real or generated clocks that have a different period or waveform edges than the virtual clock.

This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from, -to, or a single -through.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

## **Example**

In the following example, the Conformal Constraint Designer issues a warning because set\_input\_delay has specified a virtual clock whose frequency does not match that of any real clock driving a sequential element in the fanout of IN1.

Policy Rule Checks

create\_clock -name RCLK -period 10 -waveform {0 5} [get\_ports CLK1]
create\_clock -name VCLK -period 20 -waveform {0 10}
set\_input\_delay 2.75 -clock VCLK {IN1}



Policy Rule Checks

# CCD\_IO\_IDL16

#### Message

set\_input\_delay defined on an internal pin

## **Default Severity**

Warning

## **Description**

Indicates that the SDC file specifies set\_input\_delay on a pin internal to the current design (not a port). In some cases this can cause timing path splitting.

This rule does not necessarily indicate a problem, depending on the methodology used.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

set\_input\_delay 1 [get\_pins blk/d1]

Policy Rule Checks

# CCD\_IO\_ITR\*

This section describes rule checks that relate to input transitions.

- CCD IO ITR1 on page 295
- CCD\_IO\_ITR2 on page 296
- CCD\_IO\_ITR3 on page 297
- CCD IO ITR4 on page 298
- CCD\_IO\_ITR5 on page 299
- CCD\_IO\_ITR6 on page 300
- CCD IO ITR7 on page 301
- CCD\_IO\_ITR8 on page 302
- CCD\_IO\_ITR9 on page 303
- CCD IO ITR10 on page 304

Policy Rule Checks

# CCD\_IO\_ITR1

#### Message

Undefined input transition

## **Default Severity**

Warning

## **Description**

Indicates that an input or inout port does not have set\_input\_transition,
set\_driving\_cell, set\_drive, or set\_load specified.

This rule check does not apply to ports that have set\_dont\_touch\_network specified.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_IO\_ITR2

#### Message

Incomplete input transition options

## **Default Severity**

Warning

## **Description**

Indicates that there are incomplete input transition options. You must have values for both or none of the following option combinations: -rise/-fall and -min/-max.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following produces a warning because it specifies -min, but not -max:

```
set input transition 2.74 -min {IN1}
```

You can specify the -min and -max values in the same or separate commands.

Policy Rule Checks

# CCD\_IO\_ITR3

#### Message

Inconsistent input transition option values

## **Default Severity**

Warning

## **Description**

Indicates that there are set\_input\_transition or set\_drive options with inconsistent values. Specifically, the Conformal Constraint Designer checks for instances where min > max.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following generates a warning because -min > -max for IN1.

```
set_input_transition -rise -min 0.75 IN1
set input transition -rise -max 0.50 IN1
```

Policy Rule Checks

# CCD\_IO\_ITR4

#### Message

Input transition value outside characterization range

## **Default Severity**

Warning

## **Description**

Indicates that the input transition value is outside the characterization range. If the port specified as an argument to set\_input\_transition drives a pin of a liberty cell with min\_transition or max\_transition defined, the characterization range is defined by these values. If not, the characterization range is defined by the SDC\_MIN\_INPUT\_TRANSITION and SDC\_MAX\_INPUT\_TRANSITION parameters.

For more information on how to set these parameters, see SET CCD PARAMETER in the Conformal Constraint Designer Reference Manual.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_IO\_ITR5

#### Message

Inconsistent input transition value vs. associated clock transition value (pre-layout)

### **Default Severity**

Warning

#### **Description**

Indicates that the input transition value is inconsistent versus the associated clock transition value. Specifically, the <code>-min value</code> of <code>set\_clock\_transition</code> should be greater than or equal to the <code>-min value</code> of <code>set\_input\_transition</code>, and the <code>-max value</code> of <code>set\_clock\_transition</code> should be less than or equal to the <code>-max value</code> of <code>set\_input\_transition</code>.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following generates a warning because the transition value in set\_input\_transition is greater than the transition value in set\_clock\_transition in the -min case:

```
create_clock -period 10 -name CLK1
set_clock_transition 0.75 -rise CLK1
set_input_transition -rise -clock CLK1 1.0 IN1A
```

Policy Rule Checks

# CCD\_IO\_ITR6

#### Message

Inconsistent input transition value vs. associated clock transition value (post-layout)

### **Default Severity**

Warning

### **Description**

Indicates that the input transition value is inconsistent versus the associated clock transition value. Specifically, the <code>-min value</code> of <code>set\_clock\_transition</code> should be greater than or equal to the <code>-min value</code> of <code>set\_input\_transition</code>, and the <code>-max value</code> of <code>set\_clock\_transition</code> should be less than or equal to the <code>-max value</code> of <code>set\_input\_transition</code>.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following generates a warning because the transition value in set\_input\_transition is greater than the transition value in set\_clock\_transition in the -min case:

```
create_clock -period 10 -name CLK1
set_clock_transition 0.75 -rise CLK1
set_input_transition -rise -clock CLK1 1.0 IN1A
```

Policy Rule Checks

# CCD\_IO\_ITR7

#### Message

Unusual input transition option

## **Default Severity**

Warning

## **Description**

Indicates that you have instances of set\_input\_transition -clock/-clock\_fall and set\_driving\_cell -min/-max/-clock/-clock\_fall. The Conformal Constraint Designer issues a warning when it detects these options, because they are not present in all versions of SDC.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_IO\_ITR8

#### Message

set\_drive is not recommended

## **Default Severity**

Warning

## **Description**

Indicates that the set\_drive command has been used. This command works with a linear delay model. It is inaccurate when using non-linear delay models. This command has been superseded by set\_driving\_cell, which works with all delay models accurately.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

set drive -rise 0.75 [get ports {IN1}]

Policy Rule Checks

# CCD\_IO\_ITR9

#### Message

Detected driving cell that is not recommended

## **Default Severity**

Warning

### **Description**

Indicates that a set\_driving\_cell command has specified a library cell that is not one of the cells listed in the CCD parameter SDC\_DRIVING\_CELLS. If the value of this parameter is empty (the default), then all library cells are allowed.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

If the dofile contains this command:

```
set ccd parameter SDC DRIVING CELLS "BFLLX16 BFLLX12"
```

then this rule would report a warning for the following SDC command:

```
set driving cell -lib cell [get lib cells OR2LLX05] [get ports {in1}]
```

Policy Rule Checks

# CCD\_IO\_ITR10

## Message

set\_load and set\_driving\_cell/set\_drive not used together

## **Default Severity**

Warning

## **Description**

Indicates that a port has a driving cell (or a set\_drive) but no load value, or a load value but no driving cell (or set\_drive).

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

The following design has 4 input ports named pi0, pi1, pi2, and pi3.

```
set_load 0.5 [get_ports {pi0 pi1}]
set_driving_cell $CELL_NAME [get_ports {pi0 pi2}]
```

pi0 has both set\_load and set\_driving\_cell. It does not flag ITR10.

pi1 has only set\_load. This port flags ITR10

pi2 has set\_driving\_cell, but lacks set\_load. This port flags ITR10.

pi3 has neither set\_driving\_cell or set\_load. It does not flag ITR10.

Policy Rule Checks

# CCD\_IO\_ODL\*

This section describes rule checks that relate to output delays. Output delays help model the external delays that arrive at the output port of a constrained module.

- CCD\_IO\_ODL1 on page 306
- CCD\_IO\_ODL2 on page 307
- CCD IO ODL4 on page 308
- CCD\_IO\_ODL5 on page 309
- CCD\_IO\_ODL6 on page 311
- CCD IO ODL7 on page 312
- CCD\_IO\_ODL9 on page 313
- CCD\_IO\_ODL10 on page 314
- CCD IO ODL11 on page 315
- CCD\_IO\_ODL12 on page 316
- CCD\_IO\_ODL13 on page 317
- CCD IO ODL14 on page 319
- <u>CCD\_IO\_ODL15</u> on page 320
- CCD\_IO\_ODL16 on page 322

Policy Rule Checks

# CCD\_IO\_ODL1

#### Message

Unconstrained output

### **Default Severity**

Warning

### **Description**

Indicates that you have an unconstrained output. Specifically, the Conformal Constraint Designer checks for output ports without set\_output\_delay and annotates the ones that in set\_dont\_touch and set\_dont\_touch\_network.

Only output ports that are connected to some constrained path startpoint (a clocked register or a pin with set\_input\_delay) are considered for this rule. For example, an undriven output port will not be checked in this rule.

This rule applies only to ports that are end points of a timing path that does not match any set\_false\_path.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This is checked when you run the run rule check command.

## **Example**

If a design contains three output ports—OUT1, OUT2, and OUT3—the following produces a warning because the output delay for OUT1 is missing:

```
set_output_delay 0.75 -rise -clock CLK1 {OUT2}
set_output_delay 0.75 -rise -clock CLK1 {OUT3}
```

Policy Rule Checks

# CCD\_IO\_ODL2

#### Message

Incorrect output delay constraint vs. several clocks (missing -add\_delay)

## **Default Severity**

Warning

## **Description**

Indicates that there is an incorrect output delay constraint versus multiple clocks. Specifically, the Conformal Constraint Designer checks output ports that are driven by more than one clock; set\_output\_delay commands must have a -add\_delay option defined for each additional clock that drives the output port.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a rule check violation because there is a missing -add\_delay option for CLK2.

```
set_output_delay 2.75 -clock CLK2 {OUT2}
set_output_delay 3.0 -clock CLK1 {OUT2}
```

Policy Rule Checks

# CCD\_IO\_ODL4

#### Message

Incomplete output delay options

### **Default Severity**

Warning

### **Description**

Indicates that you have incomplete output delay options. You must have values for both or none of the options in the following combinations: -rise/-fall and -min/-max. This applies for every clock specified and for delays specified without a clock.

This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from, -to, or a single -through.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following generates a warning:

```
set_output_delay 0.75 -rise -clock CLK1 {OUT1}
set_output_delay 0.75 -max -clock CLK1 {OUT1}
```

because there is no corresponding set\_output\_delay for -fall/-min.

Policy Rule Checks

## CCD IO ODL5

#### Message

Inconsistent output delay vs. clock period, or min>max

### **Default Severity**

Warning

#### **Description**

Indicates one of the following conditions for set\_output\_delay values:

- -min delay > -max delay
- a delay value does not satisfy the formula specified in CCD parameter SDC OUTPUT DELAY CHECK

Note: The default formula is 'delay<ratio\*period,' where 'delay' indicates -min/-max delay, 'ratio' indicates the value of CCD parameter SDC\_OUTPUT\_DELAY\_RATIO, and 'period' indicates the clock period. SDC\_OUTPUT\_DELAY\_RATIO has a default value of 1.0. To change the value of SDC\_OUTPUT\_DELAY\_RATIO or SDC\_OUTPUT\_DELAY\_CHECK, use the SET\_CCD\_PARAMETER command.

**Note:** If there is a set\_multicycle\_path N with a single -to or -through list, in which the port is included, then the clock period is multiplied by the multi-cycle path value.

**Note:** This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -to or a single -through. set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Policy Rule Checks

## **Examples**

■ In the following command, the Conformal Constraint Designer issues a warning because the minimum delay is greater than the maximum delay:

```
set_output_delay 1.74 -min -clock CLK1_w {OUT1}
set_output_delay 0.74 -max -clock CLK1_w {OUT1}
```

■ In the following command, the Conformal Constraint Designer issues a warning because the output delay does not satisfy the formula delay<ratio\*period, where SDC\_OUTPUT\_DELAY\_RATIO has its default value 1.0:

```
create_clock -period 8.0 -name vCLK3
set_output_delay 10.0 [get_ports {IN1, IN2}] -clock vCLK3
```

Policy Rule Checks

# CCD\_IO\_ODL6

#### Message

Output delay constrained vs. wrong clock

### **Default Severity**

Warning

#### **Description**

For output ports that have output delay defined with respect to a clock, and that are connected to some constrained startpoint, this rule indicates that none of those start points is constrained by a clock that is synchronous to the one for which the output delay was defined.

This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from, -to, or a single -through.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This is checked when you run the run rule check command.

## **Example**

In the following example, if there no path from a sequential element constrained by CLK2 to OUT1, the Conformal Constraint Designer issues a warning because set\_output\_delay has specified the wrong clock:

```
set output delay 2.75 -min -clock CLK2 {OUT1}
```

Policy Rule Checks

# CCD\_IO\_ODL7

#### Message

Detected output delay vs. clock that is not virtual

## **Default Severity**

Warning

## **Description**

Indicates that there is an output delay specified versus a clock that is not virtual.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following produces a warning because set\_output\_delay should specify the virtual clock, vclk3, rather than the real clock, clk3:

```
create_clock -period 10 CLK3
create_clock -period 10 -name vCLK3
set_output_delay 0.75 -min -clock CLK3 {OUT1}
```

Policy Rule Checks

# CCD\_IO\_ODL9

#### Message

Detected level sensitive output

## **Default Severity**

Warning

## **Description**

Indicates level-sensitive outputs. Specifically, there is a set\_output\_delay command that uses -level\_sensitive.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a warning because it uses a level-sensitive output delay.

set output delay 2.0 -clock CLK1 -level sensitive {OUT1A}

Policy Rule Checks

# CCD\_IO\_ODL10

#### Message

Detected edge sensitive output relative to clock falling edge

## **Default Severity**

Warning

## **Description**

Indicates that there is an edge-sensitive output in relation to a clock-falling edge. Specifically, there is a set\_output\_delay command that uses -clock\_fall.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The following command causes a warning because its edge-sensitive output delay uses a clock falling edge.

```
set output delay 2.0 -clock CLK1 -clock fall {OUT1A}
```

Policy Rule Checks

# CCD\_IO\_ODL11

#### Message

Unusual output delay option

## **Default Severity**

Warning

## **Description**

Indicates that you have a set\_output\_delay command that uses either -source\_latency\_included or -network\_latency\_included.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a violation because it uses -source\_latency\_included.

set\_output\_delay 2.0 -clock CLK1 -source\_latency\_included {OUT1A}

Policy Rule Checks

# CCD\_IO\_ODL12

#### Message

Negative -max output delay value

## **Default Severity**

Warning

## **Description**

Indicates that you have a negative maximum output delay value. Specifically, this rule check looks for set\_output\_delay commands that have a negative value, except for those where -min is specified and -max is not.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a violation because it has a negative delay value.

set output delay -2.0 -clock CLK1 {OUT1A}

# CCD\_IO\_ODL13

#### Message

An output port is in a timing path within a clock group for which it does not have output delay defined

### **Default Severity**

Warning

#### **Description**

Indicates that you have an output port in whose fan-in there are sequential elements or ports in a given clock group, but this output port has no output delay with respect to any clock in that clock group.

**Note:** This rule applies only to ports that are end points of a timing path that does not match any set\_false\_path.

set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

This rule does not check outputs that are in clock trees.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

In the following figure, the Conformal Constraint Designer checks that OUT has an output delay with respect to CLK or any other clock in the same group.

set\_output\_delay 1 OUT



Policy Rule Checks

This example satisfies  $\texttt{CCD\_IO\_ODL1}$ ; however,  $\texttt{CCD\_IO\_ODL13}$  issues a warning because it requires a delay with respect to CLK or any clock synchronous to it.

Policy Rule Checks

# CCD\_IO\_ODL14

#### Message

Positive/zero -min output delay value

### **Default Severity**

Warning

### **Description**

Indicates that you have a positive/zero minimum delay value.

**Note:** In a design methodology where there is no glue logic between blocks, and all block inputs are registered, the delay from a block's output to a register in another block is zero. Because the register is outside the block, the hold check is done versus the ideal clock edge. Therefore, to model the real hold check, the output\_delay must be negative, and its absolute value must equal the expected hold time requirement. This is the reason rule CCD\_IO\_ODL14 reports non-negative -min output delays.

In a design methodology using glue logic, or where output delays are set on the top-level output ports, the external delay from the output to the capturing register could be positive and bigger than the hold requirement, in which case the correct output delay value would be positive. For this methodology, rule CCD\_IO\_ODL14 is not as useful and might be disabled.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The following command causes a violation because it does not have a negative delay value.

```
set output delay -min 0 -clock CLK1 {OUT1A}
```

Policy Rule Checks

# CCD\_IO\_ODL15

#### Message

An output delay is defined vs. a virtual clock on a port/pin, but no sequential element in its fanin is driven by a real/generated clock with the same waveform

### **Default Severity**

Warning

### **Description**

Indicates that, for output ports or internal pins that have output delay defined with respect to a virtual clock, there are sequential elements in the fanin, but their clock pins are driven by real or generated clocks that have a different period or waveform edges than the virtual clock.

This rule does not apply to ports that are specified in set\_false\_path and that have a single path specification switch, which is either -from, -to, or a single -through.

**Note:** set\_false\_path should have both -setup and -hold specified, or neither. Otherwise, the port is still subject to this rule check.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

## **Example**

In the following example, the Conformal Constraint Designer issues a warning because set\_output\_delay has specified a virtual clock whose frequency does not match that of any real clock driving a sequential element in the fan-in of OUT1.

Policy Rule Checks

create\_clock -name RCLK -period 10 -waveform {0 5} [get\_ports CLK1]
create\_clock -name VCLK -period 20 -waveform {0 10}
set\_output\_delay 2.75 -clock VCLK {OUT1}



Policy Rule Checks

# CCD\_IO\_ODL16

#### Message

set\_output\_delay defined on an internal pin

## **Default Severity**

Warning

## **Description**

Indicates that the SDC file specifies set\_output\_delay on a pin internal to the current design (not a port). In some cases this can cause timing path splitting.

This rule does not necessarily indicate a problem, depending on the methodology used.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

set\_output\_delay 1 [get\_pins blk/d1]

Policy Rule Checks

# CCD\_IO\_OLD\*

This section describes rule checks that relate to output load violations.

- CCD IO OLD1 on page 324
- CCD\_IO\_OLD2 on page 325
- CCD\_IO\_OLD3 on page 326
- CCD IO OLD4 on page 327
- CCD\_IO\_OLD5 on page 328

Policy Rule Checks

# CCD\_IO\_OLD1

#### Message

Undefined load on output

### **Default Severity**

Warning

## **Description**

Indicates that you have an undefined load on outputs (PO and PIO), which is set using the  $set\_load$  command. This rule does not trigger when you specify only a -min or only a -max.

This rule check does not apply to ports that have set\_dont\_touch\_network specified.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

If a design has three outputs—OUT1, OUT2, and OUT3—and you have the following command:

```
set load 5.36 {OUT3, OUT2}
```

You would get a warning message if you do not have a command that specifies the load for OUT1.

Policy Rule Checks

# CCD\_IO\_OLD2

#### Message

Load value outside characterization range

## **Default Severity**

Warning

## **Description**

Indicates that the load value is outside the characterization range. If the port specified as an argument to set\_load is driven by a pin of a liberty cell with min\_capacitance or max\_capacitance defined, the characterization range is defined by these values. If not, the characterization range is defined by the SDC\_MIN\_CAPACITANCE and SDC\_MAX\_CAPACITANCE parameters.

For a list of CCD parameters and definitions, see SET CCD PARAMETER in the Conformal Constraint Designer Reference Manual.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

If you set the  $\mathtt{SDC\_MIN\_CAPACITANCE}$  parameter to 0.1 and the  $\mathtt{SDC\_MAX\_CAPACITANCE}$  parameter to 0.5, then the following command causes a warning because 0.75 is outside the characterization range.

```
set load 0.75 {OUT1}
```

Policy Rule Checks

# CCD\_IO\_OLD3

#### Message

Inconsistent load values (-min > -max)

## **Default Severity**

Warning

## **Description**

Indicates that there is a port or net with a load value for -min that is greater than the load value for -max. For ports, -pin\_load and -wire\_load values are checked independently.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

The following two commands set inconsistent constraints on the port OUT:

```
set_load 0.5 [all_outputs]
set load 0.75 -min [get ports OUT] -pin load
```

Policy Rule Checks

# CCD\_IO\_OLD4

#### Message

Incomplete load options

## **Default Severity**

Warning

## **Description**

Indicates that there is a port or net with a load value for <code>-min</code> but not for <code>-max</code>, or vice-versa. For ports, <code>-pin\_load</code> and <code>-wire\_load</code> values are checked independently.

**Note:** This rule is only checked in min-max mode (as set by the set\_operating\_conditions command)

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

An occurrence of this rule would be reported if these commands are specified because the -max wire load would be missing for port OUT:

```
set_load 0.75 -min [get_ports OUT] -pin_load
set_load 1.0 -min [get_ports OUT] -wire_load
set load 2.0 -max [get ports OUT]
```

Policy Rule Checks

# CCD\_IO\_OLD5

#### Message

Used set\_load -min/-max when not in min-max mode

## **Default Severity**

Warning

## **Description**

Indicates that you have used set\_load's -min/-max options but the design has not been previously set to be timed in min-max mode.

To set min-max mode, use the set\_operating\_condition SDC command with the -analysis\_type <bc\_wc | on\_chip\_variation> option, or with -min and -max.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

```
set_operating_condition -analysis_type single some_opcon
set load -min -pin load 0.25 [get ports Z]
```

Policy Rule Checks

# CCD\_IO\_DRC\*

This section describes rule checks that relate to port capacitance.

- CCD IO DRC1 on page 330
- CCD\_IO\_DRC2 on page 331

Policy Rule Checks

# CCD\_IO\_DRC1

#### Message

Undefined set max capacitance on input or inout port

## **Default Severity**

Warning

## **Description**

Indicates that an input or inout port has not set set\_max\_capacitance.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

If you do not have the following set for input port in\_port, the Conformal Constraint Designer issues a warning:

set max capacitance 0.5 [get ports {in port}]

Policy Rule Checks

# CCD\_IO\_DRC2

#### Message

Undefined set max capacitance on output or inout port

## **Default Severity**

Warning

## **Description**

Indicates that an output or inout port does not set\_max\_capacitance set.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

If you do not have the following set for output port out\_port, the Conformal Constraint Designer issues a warning:

set max capacitance 0.5 [get ports {out port}]

Policy Rule Checks

# CCD\_IO\_HIER\*

This section describes rules that perform checks between the constraints placed on the inputs or outputs of blocks (such as on SDC designs other than the top level) and the environment for which the blocks are placed (such as the top-level design and its own constraints).

- CCD IO HIER1 on page 333
- CCD\_IO\_HIER2 on page 335
- CCD\_IO\_HIER3 on page 337
- CCD IO HIER4 on page 339
- CCD\_IO\_HIER5i on page 341
- CCD\_IO\_HIER5o on page 342
- CCD IO HIER6i on page 343
- CCD\_IO\_HIER6o on page 344
- CCD\_IO\_HIER7i on page 345
- CCD IO HIER7o on page 346
- CCD\_IO\_HIER8i on page 347
- CCD\_IO\_HIER8o on page 349
- CCD IO HIER9 on page 350
- CCD\_IO\_HIER10 on page 352

Policy Rule Checks

# CCD\_IO\_HIER1

#### Message

Block input port with delay vs. a clock is not in a timing path within the same clock group at the top-level

## **Default Severity**

Warning

#### **Description**

For every block input port IN with input delay versus clock CLK, Conformal Constraint Designer finds the top-level clock groups of CLK's top-level equivalent clock, and checks that there is a path between timing points in those clock groups that traverse IN.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

The design in the following figure (where IN1A has an input delay versus CLK1A) would cause a rule check violation if the following were not present in the combinational fan-in of IN1A:

- A DFF that is clocked by the top-level clock CLK1
- A primary input IN1 that has an input delay versus CLK1.

Policy Rule Checks

This rule would also be flagged if no DFF/port in the same clock group can be found in the fan-out of  ${\tt IN1A}$ .



Policy Rule Checks

# CCD\_IO\_HIER2

#### Message

Block input port is in a timing path within a clock group for which it does not have input delay defined

## **Default Severity**

Warning

#### **Description**

For every block input port  ${\tt IN}$  that has a timing startpoint in its fan-in and a timing endpoint in its fanout, such as both belong to the same top-level clock group, Conformal Constraint Designer checks that  ${\tt IN}$  has input delay defined versus a block clock whose top-level equivalent clock is in the same clock group.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

Policy Rule Checks

# **Example**

The design in the following figure would cause a rule check violation, if IN1A did not have an input delay versus CLK1A. CLK1A is related to the top-level clock CLK1, whose domain drives IN1A.



Policy Rule Checks

# CCD\_IO\_HIER3

#### Message

Block output port with delay vs. a clock is not in a timing path within the same clock group at the top-level

## **Default Severity**

Warning

#### **Description**

For every block output port OUT with output delay versus clock CLK, Conformal Constraint Designer finds the top-level clock group of CLK's top-level equivalent clock, and checks that there is a path between timing points in that clock group that traverses OUT.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

The design in the following figure (where OUT1A has a delay versus CLK1A) would cause a rule check violation if none of the following were present in the combinational fan-out of OUT1A:

- A DFF that is clocked by the top-level clock CLK1
- A pin or primary output OUT1 that has an output delay versus CLK1.

Policy Rule Checks

This rule would also be flagged if no DFF/port in the same clock group can be found in the fan-in of OUT1A.



Policy Rule Checks

# CCD\_IO\_HIER4

#### Message

Block output port is in a timing path within a clock group for which it does not have output delay defined

## **Default Severity**

Warning

## **Description**

For every block output port OUT that has a timing startpoint in its fan-in and a timing endpoint in its fanout, such as both belong to the same top-level clock group, Conformal Constraint Designer checks that OUT has output delay defined versus a block clock whose top-level equivalent clock is in the same clock group.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

Policy Rule Checks

# **Example**

The design in the following figure would cause a rule check violation, if  $\mathtt{OUT1A}$  did not have an output delay versus  $\mathtt{CLK1A}$ .



Policy Rule Checks

# CCD\_IO\_HIER5i

#### Message

Missing set input delay in full-chip SDC

## **Default Severity**

Warning

## **Description**

Indicates that a set\_input\_delay in a sub-design (for example, a block or '| |') has no corresponding set\_input\_delay at the full-chip (SDC design '/').

Only delays with -clock are considered. The corresponding delays are determined based on the clock equivalences (see the SET CLOCK EQUIVALENCE command) and the presence or absence of the -clock\_fall option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

If a port IN has no input delay vs. top-level clock CLK, or if it is defined with  $-clock_fall$ , this rule will be reported if IN is connected to block port BLK/IN, the block SDC contains the command:

```
set_input_delay 1 -clock BCLK [get_ports IN]
```

#### and the dofile contains:

set clock equivalence CLK -sdc\_design BLK BCLK

Policy Rule Checks

# CCD\_IO\_HIER5o

#### Message

Missing set output delay in full-chip SDC

## **Default Severity**

Warning

## **Description**

Indicates that a set\_output\_delay in a sub-design (for example, a block or '| |') has no corresponding set\_output\_delay at the full-chip (SDC design '/').

Only delays with -clock are considered. The corresponding delays are determined based on the clock equivalences (see the SET CLOCK EQUIVALENCE command) and the presence or absence of the -clock\_fall option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

If a port OUT has no output delay vs. top-level clock CLK, or if it is defined with  $-clock_fall$ , this rule will be reported if OUT is connected to block port BLK/OUT, the block SDC contains the command:

```
set_output_delay 1 -clock BCLK [get_ports OUT]
```

#### and the dofile contains:

set clock equivalence CLK -sdc design BLK BCLK

Policy Rule Checks

# CCD\_IO\_HIER6i

#### Message

Missing set input delay in block/glue SDC

## **Default Severity**

Warning

## **Description**

Indicates that a set\_input\_delay in the full-chip SDC has no corresponding set\_input\_delay in a sub-design (for example, a block or '| | ').

Only delays with -clock are considered. The corresponding delays are determined based on the clock equivalences (see the SET CLOCK EQUIVALENCE command) and the presence or absence of the -clock\_fall option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

If a port IN has  $set_{input_delay}$  vs. top-level clock CLK, this rule will be reported if IN is connected to block port BLK/IN, and the block SDC does not contain the command:

```
set input delay 1 -clock BCLK [get ports IN]
```

for any block clock BCLK such that the dofile contains:

set clock equivalence CLK -sdc design BLK BCLK

Policy Rule Checks

# CCD\_IO\_HIER6o

#### Message

Missing set output delay in block/glue SDC

## **Default Severity**

Warning

## **Description**

Indicates that a set\_output\_delay in the full-chip SDC has no corresponding set\_output\_delay in a sub-design (for example, a block or '| |').

Only delays with -clock are considered. The corresponding delays are determined based on the clock equivalences (see the SET CLOCK EQUIVALENCE command) and the presence or absence of the -clock\_fall option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

If a port OUT has set\_output\_delay vs. top-level clock CLK, this rule will be reported if OUT is connected to block port BLK/OUT, and the block SDC does not contain the command:

```
set output delay 1 -clock BCLK [get ports OUT]
```

for any block clock BCLK such that the dofile contains:

set clock equivalence CLK -sdc design BLK BCLK

Policy Rule Checks

# CCD\_IO\_HIER7i

#### Message

Block/glue set input delay has smaller value than in full-chip

## **Default Severity**

Warning

## **Description**

Indicates that a set\_input\_delay in a sub-design (for example, a block or '| |') has a corresponding set\_input\_delay at the full-chip (SDC design '/'), which has a bigger value.

Only delays with -clock are considered. The corresponding delays are determined based on the clock equivalences (see the SET CLOCK EQUIVALENCE command) and the presence or absence of the -clock\_fall option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

This rule will be reported if port IN is connected to block port BLK/IN, the full-chip SDC file contains the command:

```
set_input_delay 2 -clock CLK -clock_fall
```

the block SDC file contains the command:

```
set input delay 1 -clock BCLK [get ports IN] -clock fall
```

```
set clock equivalence CLK -sdc design BLK BCLK
```

Policy Rule Checks

# CCD\_IO\_HIER7o

#### Message

Block/glue set output delay has smaller value than in full-chip

## **Default Severity**

Warning

## **Description**

Indicates that a set\_output\_delay in a sub-design (for example, a block or '| |') has a corresponding set\_output\_delay at the full-chip (SDC design '/'), which has a bigger value.

Only delays with <code>-clock</code> are considered. The corresponding delays are determined based on the clock equivalences (see the <code>SET CLOCK EQUIVALENCE</code> command) and the presence or absence of the <code>-clock\_fall</code> option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

This rule will be reported if port OUT is connected to block port BLK/OUT, the full-chip SDC file contains the command:

```
set_output_delay 2 -clock CLK -clock_fall
```

the block SDC file contains the command:

```
set output delay 1 -clock BCLK [get ports OUT] -clock fall
```

```
set clock equivalence CLK -sdc design BLK BCLK
```

Policy Rule Checks

# CCD\_IO\_HIER8i

#### Message

Block/glue set input delay has greater value than in full-chip

## **Default Severity**

Warning

## **Description**

Indicates that a set\_input\_delay in a sub-design (for example, a block or '| |') has a corresponding set\_input\_delay at the full-chip (SDC design '/'), which has a smaller value.

Only delays with <code>-clock</code> are considered. The corresponding delays are determined based on the clock equivalences (see the <code>SET CLOCK EQUIVALENCE</code> command) and the presence or absence of the <code>-clock\_fall</code> option.

**Note:** When this rule is reported for blocks, it does not necessarily mean there is an error, unless the blocks' ports are connected directly to top-level ports. This rule is provided for completeness, and can be most useful when comparing two SDC files for the same design using hierarchical checks between SDC designs '/' and '||'.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

This rule will be reported if port IN is connected to block port BLK/IN, the full-chip SDC file contains the command:

```
set_input_delay 1 -clock CLK -clock_fall
```

the block SDC file contains the command:

```
set input delay 2 -clock BCLK [get ports IN] -clock fall
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

set clock equivalence CLK -sdc\_design BLK BCLK

Policy Rule Checks

# CCD\_IO\_HIER8o

#### Message

Block/glue set output delay has greater value than in full-chip

## **Default Severity**

Warning

## **Description**

Indicates that a  $set_output_delay$  in a sub-design (for example, a block or '| |') has a corresponding  $set_output_delay$  at the full-chip (SDC design '/'), which has a smaller value.

Only delays with <code>-clock</code> are considered. The corresponding delays are determined based on the clock equivalences (see the <code>SET CLOCK EQUIVALENCE</code> command) and the presence or absence of the <code>-clock\_fall</code> option.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

## **Example**

This rule will be reported if port OUT is connected to block port BLK/OUT, the full-chip SDC file contains the command:

```
set_output_delay 1 -clock CLK -clock_fall
```

the block SDC file contains the command:

```
set output delay 2 -clock BCLK [get ports OUT] -clock fall
```

```
set clock equivalence CLK -sdc design BLK BCLK
```

Policy Rule Checks

# CCD\_IO\_HIER9

#### Message

Inter-block connection output/input delays under-constrain the path

## **Default Severity**

Warning

## **Description**

Indicates that a timing path crossing between two SDC designs is budgeted more delay than the total clock period.

At each point where the path crosses from one SDC design to another one, the output and input delays at both sides represent the delay allocated to the other side of the crossing. If these add up to less than the clock period, then the path is under-constrained.

The input and output delays to be correlated must be defined versus block clocks that have a common shared top-level equivalent clock, whose period will be used for the check. Therefore, this check requires the top-level SDC design to have clocks defined, and the block-top equivalences to be correctly extracted by the tool, or specified in the dofile using the SET CLOCK EQUIVALENCE command. To report clock equivalences, use REPORT CLOCK -hier\_equiv.

This rule is checked when you run the RUN RULE CHECK command and is checked at the top-level. To specify the current SDC design, use the SET SDC DESIGN command. The root design becomes a top-level design when you specify a sub-design using the ADD SDC DESIGN command or when reading timing constraints with READ HIERARCHICAL SDC.

**Note:** Currently, only block-to-block crossings are checked. Zero-delay interconnect is assumed, and timing exceptions are not considered.

## **Example**

For example:

- There is a connection from B1/OUT to B2/IN
- B1.sdc has: set\_output\_delay 1 -clock bclk1 OUT

Policy Rule Checks

- B2.sdc has: set\_input\_delay 2 -clock bclk2 IN
- TOP.sdc has: create\_clock tclk -period 4
- tclk is the top-level equivalent clock of B1/bclk1 and of B2/bclk2

In this case, the first part of the path can have delay 3, and the second part can have delay 2, for a total of 5 (more than the clock period). Since the sum of the input and output delay is less than 4, CCD\_IO\_HIER9 will be reported.

Policy Rule Checks

# CCD\_IO\_HIER10

#### Message

Inter-block connection output/input delays over-constrain the path

## **Default Severity**

Warning

## **Description**

Indicates that a timing path crossing between two SDC designs is budgeted less delay than the total clock period.

At each point where the path crosses from one SDC design to another one, the output and input delays at both sides represent the delay allocated to the other side of the crossing. If these add up to more than the clock period, then the path is under-constrained.

The input and output delays to be correlated must be defined versus block clocks that have a common shared top-level equivalent clock, whose period will be used for the check. Therefore, this check requires the top-level SDC design to have clocks defined, and the block-top equivalences to be correctly extracted by the tool, or specified in the dofile using the SET CLOCK EQUIVALENCE command. To report clock equivalences, use REPORT CLOCK -hier\_equiv.

This is checked when you run the RUN RULE CHECK command and at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a sub-design using the ADD SDC DESIGN command or when reading timing constraints with READ HIERARCHICAL SDC.

**Note:** Currently, only block-to-block crossings are checked. Zero-delay interconnect is assumed, and timing exceptions are not considered.

## **Example**

For example:

- There is a connection from B1/OUT to B2/IN
- B1.sdc has: set\_output\_delay 3 -clock bclk1 OUT

Policy Rule Checks

- B2.sdc has: set\_input\_delay 2 -clock bclk2 IN
- TOP.sdc has: create\_clock tclk -period 4
- tclk is top-level equivalent clock of B1/bclk1 and of B2/bclk2

In this case, the first part of the path can have delay 1, and the second part can have delay 2, for a total of 3 (less than the clock period).

Since the sum of the input and output delay is more than 4, CCD\_IO\_HIER10 will be reported.

Policy Rule Checks

# CCD\_IO\_INT\*

This section describes rule checks that relate to SDC integration for input/output constraints.

■ CCD IO INT1 on page 355

Policy Rule Checks

# CCD\_IO\_INT1

#### Message

SDC integration: Input/output delays

## **Default Severity**

Warning

## **Description**

Configures the integration of set\_input\_delay and set\_output\_delay commands, and reports the messages generated during this integration process.

This is checked when you run the INTEGRATE command.

Policy Rule Checks

# CCD\_EXC\_FLP\*

This section describes rule checks that relate to violations for false path exceptions.

- CCD EXC FLP1 on page 357
- CCD\_EXC\_FLP2 on page 358
- CCD\_EXC\_FLP3 on page 359
- CCD EXC FLP6 on page 360
- CCD\_EXC\_FLP7 on page 361

Policy Rule Checks

# CCD\_EXC\_FLP1

#### Message

False path exception does not match any timing path

## **Default Severity**

Warning

## **Description**

Indicates that a set\_false\_path command does not match any timing path in the design, i.e., a connected path that is not interrupted by any constant value that propagates to a design object on the path.

**Note:** One of the cases in which a false-path exception can be reported by this rule is when there is no physical connection among the specified points. In this case, the exception will appear as "No-Path" in the Exception Validation reports. On the other hand, if this rule reports an exception because it does not match any statically sensitizable path due to propagated constants, the Exception Validation report will validate it and show it as Pass.

This is checked when you run the run rule check command.

## **Examples**

If the only path from register A to register B is defined by the assignment A = B & IN, and the constraint set\_case\_analysis 0 [get\_ports IN] is specified, the Conformal Constraint Designer generates a warning for the following command:

```
set_false_path -from A -to B
```

If there is no path from pi[0] to  $a\_reg[1]$  (e.g., if there is a typo in second command because it was supposed to affect paths from pi[1] to  $a\_reg[1]$ ), this rule will be flagged.

```
set_false_path -from [get_ports {pi[0]}] -to [get_cells {a_reg[0]}]
set_false_path -from [get_ports {pi[0]}] -to [get_cells {a_reg[1]}]
```

Policy Rule Checks

# CCD\_EXC\_FLP2

#### Message

Logical pin referenced in false path

## **Default Severity**

Warning

## **Description**

Indicates that you referenced a logical pin in a false path.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

In the following example, the Conformal Constraint Designer issues a warning if mod is a hierarchical module instance:

set\_false\_path -setup -from IN1 -to mod/sel

Policy Rule Checks

# CCD\_EXC\_FLP3

#### Message

False path does not have both -from and -to

## **Default Severity**

Warning

## **Description**

Indicates a  $\mathtt{set\_false\_path}$  command that does not have both  $-\mathtt{from}$  and  $-\mathtt{to}$  arguments.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

set false path -from [get cells conf reg 1]

Policy Rule Checks

# CCD\_EXC\_FLP6

#### Message

Connected asynchronous clocks have not been declared as  $set\_false\_path$  -from clock -to clock

## **Default Severity**

Warning

## **Description**

Indicates that for pairs of clocks that do not belong to the same clock group, you did not specify  $set_false_path - from clock - to clock$ .

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

If CLK1, CLK2, and CLK3 are declared as asynchronous domains, and you have the following commands:

```
set_false_path -from CLK1 -to CLK2
set_false_path -from CLK2 -to CLK1
```

You would get an warning if you do not set a false path for CLK3.

Policy Rule Checks

# CCD\_EXC\_FLP7

#### Message

Clocks declared as set\_false\_path -from clock -to clock (in both directions) are in the same clock group

### **Default Severity**

Warning

### **Description**

Indicates that for a pair of clocks (C1, C2) that belong to the same clock group, you specified both set\_false\_path -from C1 -to C2 and set\_false\_path -from C2 -to C1.

This rule will not be flagged if any combination of <code>-setup/-hold</code> with <code>-rise/-fall</code> is not covered by the <code>set\_false\_path</code> commands, or if they have <code>-through</code> options.

This is checked when you run the run rule check command.

# **Example**

#### The dofile contains:

```
add clock group -single
```

#### The sdc file contains:

```
set_false_path -from CLK1 -to CLK2
set_false_path -from CLK2 -to CLK1
set_false_path -from CLK1 -to CLK3
set_false_path -hold -from CLK2 -to CLK3
set_false_path -from CLK3 -to CLK2
```

This rule will report the clock pair (CLK1, CLK2), but it will not report the pairs (CLK1, CLK3) or (CLK2, CLK3).

Policy Rule Checks

# CCD\_EXC\_MCP\*

This section describes rule checks that relate to violations for multi-path exceptions.

- CCD EXC MCP1 on page 363
- CCD\_EXC\_MCP2 on page 364
- CCD EXC MCP3 on page 365
- CCD EXC MCP5 on page 366
- CCD\_EXC\_MCP6 on page 367

Policy Rule Checks

# CCD\_EXC\_MCP1

#### Message

Multi-cycle path exception does not match any timing path

### **Default Severity**

Warning

# **Description**

Indicates that a set\_multicycle\_path command does not match any timing path in the design, i.e., a connected path that is not interrupted by any constant value that propagates to a design object on the path.

This is checked when you run the run rule check command.

# **Example**

The Conformal Constraint Designer generates a warning if the paths from din into mem are disabled by a constant 0 at write\_en:

```
set_case_analysis 0 write_en
set multicycle path 2 -from [get ports {din[*]}] -to [get cells {mem[*]}]
```

If there is no path from pi[0] to  $a\_reg[1]$  (e.g., if there is a typo in second command because it was supposed to affect paths from pi[1] to  $a\_reg[1]$ ), this rule will be flagged.

```
set_multicycle_path 2 -from [get_ports {pi[0]}] -to [get_cells {a_reg[0]}]
set_multicycle_path 2 -from [get_ports {pi[0]}] -to [get_cells {a_reg[1]}]
```

Policy Rule Checks

# CCD\_EXC\_MCP2

### Message

Logical pin referenced in multi-cycle path

### **Default Severity**

Warning

## **Description**

Indicates that you referenced logical pins in a multi-cycle path.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

The set\_multicycle\_path command must reference ports, registers, leaf cells, or clocks. In the following example, the Conformal Constraint Designer issues a warning if mod/out is a is a hierarchical module instance:

set multicycle path 2 -setup -through mod/out

Policy Rule Checks

# CCD\_EXC\_MCP3

### Message

Multi-cycle path does not have both -from and -to

### **Default Severity**

Warning

# **Description**

Indicates a  $\mathtt{set\_multicycle\_path}$  command that does not have both  $-\mathtt{from}$  and  $-\mathtt{to}$  arguments.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

set multicycle path 2 -through [get pins mul/and2/Z]

Policy Rule Checks

# CCD\_EXC\_MCP5

### Message

Incomplete multi-cycle path options

### **Default Severity**

Warning

## **Description**

Indicates that set\_multicycle\_path has incomplete options. You need to have values for both or none of the following pairs of options: -rise/-fall and -setup/-hold.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

```
set_multicycle_path 2 -setup -from IN1 -to -FF1
set_multicycle_path 2 -setup -from FF1 -to OUT1
set_multicycle_path 2 -hold -from FF1 -to OUT1
```

The Conformal Constraint Designer generates a warning, if the following command is missing:

```
set_multicycle_path 1 -hold -from IN1 -to FF1
```

Policy Rule Checks

# CCD\_EXC\_MCP6

#### Message

Multi-cycle path setup/hold multiplier is over/under defined.

### **Default severity**

Warning

# **Description**

The setup multiplier of a multi-cycle path should always at least one greater than that of a hold multiplier. This rule indicates a multiplier inconsistency of a multi-cycle path between setup and hold corners.

Correct the multiplier of the set\_multicycle\_paths timing constraint.

This rule is disabled by default. To enable, use the ADD RULE INSTANCE command. It is run when a timing constraint file is read in using the READ SDC command.

# **Example**

The case reports this rule because multicycle path from input port 'in' to output port 'out' has setup multiplier 4 which is not at least one greater than hold multiplier 4.

```
set_multicycle_path -setup 4 -from [get_ports in] -to [get_ports out]
set_multicycle_path -hold 4 -from [get_ports in] -to [get_ports out]
```

Policy Rule Checks

# CCD\_EXC\_SMD\*

This section describes rule checks that relate to setting min/max delay exceptions.

- CCD EXC SMD1 on page 369
- CCD\_EXC\_SMD2 on page 370
- CCD\_EXC\_SMD3 on page 371

Policy Rule Checks

# CCD\_EXC\_SMD1

#### Message

set\_max\_delay exception does not match any timing path

### **Default Severity**

Warning

# **Description**

Indicates that a set\_max\_delay command does not match any timing path in the design, i.e., a connected path that is not interrupted by any constant value that propagates to a design object on the path.

This is checked when you run the run rule check command.

# **Example**

The Conformal Constraint Designer generates a warning if the paths from din into mem are disabled by a constant 0 at write\_en:

```
set_case_analysis 0 write_en
set max delay 2.0 -from [get ports {din[*]}] -to [get cells {mem[*]}]
```

If there is no path from pi[0] to  $a\_reg[1]$  (e.g., if there is a typo in second command because it was supposed to affect paths from pi[1] to  $a\_reg[1]$ ), this rule will be flagged.

```
set_max_delay 2.0 -from [get_ports {pi[0]}] -to [get_cells {a_reg[0]}]
set max delay 2.0 -from [get ports {pi[0]}] -to [get cells {a reg[1]}]
```

Policy Rule Checks

# CCD\_EXC\_SMD2

### Message

set\_min\_delay exception does not match any timing path

# **Default Severity**

Warning

# **Description**

Indicates that a set\_min\_delay command does not match any timing path in the design, i.e., a connected path that is not interrupted by any constant value that propagates to a design object on the path.

This is checked when you run the run rule check command.

# **Example**

The Conformal Constraint Designer generates a warning if the paths from din into mem are disabled by a constant 0 at write\_en:

```
set_case_analysis 0 write_en
set min delay 2.0 -from [get ports {din[*]}] -to [get cells {mem[*]}]
```

If there is no path from pi[0] to  $a\_reg[1]$  (e.g., if there is a typo in second command because it was supposed to affect paths from pi[1] to  $a\_reg[1]$ ), this rule will be flagged.

```
set_min_delay 2.0 -from [get_ports {pi[0]}] -to [get_cells {a_reg[0]}]
set_min_delay 2.0 -from [get_ports {pi[0]}] -to [get_cells {a_reg[1]}]
```

Policy Rule Checks

# CCD\_EXC\_SMD3

### Message

Incomplete set\_min/max\_delay options

### **Default Severity**

Warning

## **Description**

Indicates that a set\_max\_delay or set\_min\_delay has been specified for -rise but not for -fall, or vice versa.

This is checked when you read in your SDC files using the READ SDC command.

### **Example**

#### For the following:

```
set_max_delay 5 -rise -from [get_ports in1] -to [get_ports out1]
set_min_delay 6 -fall -from [get_ports in2]
set min delay 5 -rise -to [get ports out2]
```

# The Conformal Constraint Designer generates warnings if the following commands are missing:

```
set_max_delay <value> -fall -from [get_ports in1] -to [get_ports out1]
set_min_delay <value> -rise -from [get_ports in2]
set min delay <value> -fall -to [get ports out2]
```

Policy Rule Checks

# CCD\_EXC\_SDT\*

This section describes rule checks that relate to disable timing settings.

■ CCD EXC SDT1 on page 373

Policy Rule Checks

# CCD\_EXC\_SDT1

#### Message

A timing loop is not cut by any set\_disable\_timing

#### **Default Severity**

Warning

## **Description**

Indicates that, after all the set\_disable\_timing from the SDC files have been applied, there is a timing loop that is not broken by any of them.

**Note:** Conformal Constraint Designer will break the loop at an arbitrary place. This is also done by timing engines before delay propagation, and it can cause the wrong paths to be disabled. You should add set\_disable\_timing commands as needed to remove all timing loops.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command. The schematic displays the path leading to the loop, the loop itself, and the part of the loop that is being disabled.

# **Example**

If there is a path A-->B-->C-->D-->E-->F-->C, and there is no set\_disable\_timing command that disables any of the pins or cells in the loop (C,D,E,F,C), the Conformal Constraint Designer will report this loop.

In the diagnosis schematic window, the parts of the path from C to F and from F to C will appear in different colors, showing which parts of the path are in a loop and which one is disabled.

Policy Rule Checks

# CCD\_EXC\_OLP\*

This section describes rule checks that relate to overlapping timing exceptions.

- CCD EXC OLP1a on page 375
- CCD\_EXC\_OLP1b on page 376
- CCD EXC OLP1c on page 377
- CCD EXC OLP1d on page 378
- CCD\_EXC\_OLP1e on page 379
- CCD\_EXC\_OLP1f on page 380
- CCD EXC OLP2 on page 381

# CCD\_EXC\_OLP1a

### Message

A set\_false\_path and a set\_multicycle\_path command match the same timing path

### **Default Severity**

Warning

## **Description**

Reports any two timing exception commands, one set\_false\_path and one set\_multicycle\_path, that apply to a common timing path.

**Note:** This message does not imply that any of the two reported exceptions are necessarily redundant.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



```
set_false_path -from [get_ports IN1A]
set multicycle path 2 -to [get cells R1]
```

# CCD\_EXC\_OLP1b

### Message

A set\_false\_path and a set\_max/min\_delay command match the same timing path

# **Default Severity**

Warning

## **Description**

Reports any two timing exception commands, one set\_false\_path and one set\_max\_delay/set\_min\_delay, that apply to a common timing path.

**Note:** This message does not imply that any of the two reported exceptions are necessarily redundant.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



```
set_false_path -from [get_ports IN1A]
set max delay 2 -to [get cells R1]
```

# CCD\_EXC\_OLP1c

### Message

A set\_max/min\_delay and a set\_multicycle\_path command match the same timing path

### **Default Severity**

Warning

### **Description**

Reports any two timing exception commands, one set\_multicycle\_path and one set\_max\_delay/set\_min\_delay, that apply to a common timing path.

**Note:** This message does not imply that any of the two reported exceptions are necessarily redundant.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



```
set_multicycle_path 3 -from [get_ports IN1A]
set max delay 2 -to [get cells R1]
```

# CCD\_EXC\_OLP1d

#### Message

Two set\_false\_path commands match the same timing path

### **Default Severity**

Warning

## **Description**

Reports any two set\_false\_path commands that apply to a common timing path.

**Note:** This message does not imply that any of the two reported exceptions are necessarily redundant.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



```
set_false_path -from [get_ports IN1A]
set_false_path -to [get_cells R1]
```

# CCD\_EXC\_OLP1e

### Message

Two set\_multicycle\_path commands match the same timing path

# **Default Severity**

Warning

## **Description**

Reports any two set\_multicycle\_path commands that apply to a common timing path.

**Note:** This message does not imply that any of the two reported exceptions are necessarily redundant.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



```
set_multicycle_path 3 -from [get_ports IN1A]
set_multicycle_path 2 -to [get_cells R1]
```

# CCD\_EXC\_OLP1f

### Message

Two set\_max/min\_delay commands match the same timing path

### **Default Severity**

Warning

### **Description**

Reports any two set\_max\_delay/set\_min\_delay commands that apply to a common timing path.

**Note:** This message does not imply that any of the two reported exceptions are necessarily redundant.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



```
set_max_delay 3 -from [get_ports IN1A]
set_max_delay 2 -to [get_cells R1]
```

Policy Rule Checks

# CCD\_EXC\_OLP2

#### Message

A timing exception is overridden on all paths by exceptions of higher priority

### **Default Severity**

Warning

### **Description**

Reports any timing exception command such that for every matching timing path that is not tied to a constant value, there is a different timing exception with higher priority that matches the same path.

**Note:** This message is a strong indicator that the reported exception could be redundant. However, the results of this check are correct only if the design's timing paths are constrained properly, and if the check runs to completion. You should exercise care when deciding to remove a timing exception reported by this rule.

This is checked when you run the run rule check command.

**Note:** This rule cannot be diagnosed using the DIAGNOSE RULE CHECK command. However, in the GUI, the SDC Command Browser will display the related occurrences of CCD\_EXC\_OLP1, which can help diagnose this rule.

# **Example**

If there is a path from  $r\_c\_reg$  to  $x\_reg$  that traverses the net mul, this rule reports the first of the following commands:

```
set_multicycle_path -through [get_nets mul] -setup 2
set_false_path -from [get_cells r_c_reg]
set false path -to [get cells x reg]
```

**Note:** The two last commands have the same meaning for the path mentioned above, so none of them will be reported by this rule.

Policy Rule Checks

# CCD\_EXC\_HIER\*

This section describes rules that perform consistency checks between timing exceptions that are applied to blocks and timing exceptions that are defined for the top-level design.

**Note:** An occurrence of these rules does not necessarily indicate an error. For these rules, each message shows an instance where a timing path within a block corresponds to a top-level timing path (or a part of a top-level timing path), and the two paths are not affected by the same timing exception.

- CCD\_EXC\_HIER1 on page 383
- CCD EXC HIER2 on page 385
- CCD\_EXC\_HIER3 on page 387
- CCD\_EXC\_HIER4 on page 389
- CCD EXC HIER5 on page 391
- CCD\_EXC\_HIER6 on page 393
- CCD\_EXC\_HIER7 on page 395
- CCD EXC HIER8 on page 397
- CCD\_EXC\_HIER9 on page 399
- CCD\_EXC\_HIER10 on page 401
- CCD EXC HIER11 on page 403
- CCD\_EXC\_HIER12 on page 404
- CCD\_EXC\_HIER13 on page 406
- CCD EXC HIER14 on page 408
- CCD\_EXC\_HIER15 on page 410
- CCD\_EXC\_HIER16 on page 412
- CCD EXC HIER17 on page 414

Policy Rule Checks

# CCD\_EXC\_HIER1

### Message

A block path without set false path is part of a top-level false path

### **Default Severity**

Warning

## **Description**

Indicates that a block path, which was not declared as false at the block level, has been affected by a top-level FP specification.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

```
If Block_A.sdc has this line:
    set false path -from R1
```

and Top.sdc has this line:

set false path -through Block A/IN1A

Policy Rule Checks

Conformal CD issues a warning because the block-level did not consider the path from IN1A to R1 as false, even if there is an FP specification for the top level.



Policy Rule Checks

# CCD\_EXC\_HIER2

### Message

A block's false path is part of a top-level path without set false path

### **Default Severity**

Warning

## **Description**

Indicates that a block-level FP is not declared as an FP at the top level.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

### **Example**

```
If Block_A.sdc has this line:
    set_false_path -from R1
and Top.sdc has this line:
    set_false_path -from RT
```

If the following line is missing from  $\mathtt{Top.sdc}$ , then Conformal CD issues a warning because the block level would consider the path from  $\mathtt{R1}$  to  $\mathtt{OUT1A}$  as false, but the top level does not specify this as false:

Policy Rule Checks

set false path -from BlockA/R1



Policy Rule Checks

# CCD\_EXC\_HIER3

### Message

A block's false path is part of a top-level multicycle path

### **Default Severity**

Warning

# **Description**

Indicates that an FP at the block level is declared as an MCP at the top level.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

```
If Block_A.sdc has this line:
    set_false_path -through IN1A
and Top.sdc has this line:
```

set\_multicycle\_path 2 -through Mul

Policy Rule Checks

Conformal CD issues a warning because the FP from port IN1A is now considered an MCP because of the  $-through \ Mul \ specified in \ Top.sdc.$ 



Policy Rule Checks

# CCD\_EXC\_HIER4

### Message

A block's multicycle path is part of a top-level false path

# **Default Severity**

Warning

## **Description**

Indicates that a block's MCP is declared as an FP at the top level.

**Note:** Checks for each combination of -setup/-hold and -rise/-fall separately.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

```
If Block_A.sdc has this line:
    set_multicycle_path 2 -through IN1A
and Top.sdc has this line:
```

```
set false path -through Mul
```

Policy Rule Checks

Conformal CD issues a warning because the MCP from port IN1A is now considered an FP because of the -through Mul specified in Top.sdc.



Policy Rule Checks

# CCD\_EXC\_HIER5

### Message

A block's single cycle path is part of a top-level multicycle path

# **Default Severity**

Warning

## **Description**

Indicates that a block that is not declared as an MCP, is part of a top-level path that is declared as an MCP at the top-level SDC file.

This is checked when you run the run rule check command.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

```
If Block A.sdc does not have this line:
```

```
set multicycle path 2 -through IN1A
```

Top.sdc has this line:

```
set multicycle path 2 -through Mul
```

Policy Rule Checks

Conformal CD issues a warning because the block-level path from port IN1A to R1 is now considered an MCP path because of the -through Mul specified in Top.sdc.



Policy Rule Checks

# CCD\_EXC\_HIER6

### Message

A block's multicycle path is part of a top-level single cycle path

# **Default Severity**

Warning

# **Description**

Indicates that an MCP in the block is not declared as an MCP at the top level.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

```
If Block_A.sdc has this line:
```

```
set multicycle path 2 -through IN1A
```

Top.sdc does not have this line:

```
set_multicycle_path 2 -from Block_A/IN1A
```

Policy Rule Checks

Conformal CD issues a warning because the block-level MCP path from port IN1A to R1 is now considered a single-cycle path.



Policy Rule Checks

# CCD\_EXC\_HIER7

### Message

A block's multicycle path is part of a top-level multicycle path with a different cycle count

### **Default Severity**

Warning

# **Description**

Indicates that there are conflicting cycle counts between the block and top-level MCPs.

This is checked when you run the RUN RULE CHECK command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

```
If Block A.sdc has this line:
```

```
set_multicycle_path 2 -setup -from Q1 -to OUT1A
```

#### Top.sdc has this line:

```
set_multicycle_path 3 -setup -from Block_A/Q1 -to Block_A/OUT1A
```

Policy Rule Checks

Conformal CD issues a warning because of conflicting cycle counts between  $Block\_A.sdc$  and Top.sdc.



#### Message

Inconsistent set disable timing at the top-level vs. block

## **Default Severity**

Warning

## **Description**

Indicates that set\_disable\_timing is used at the block, but not at the top level, or vice versa. For set\_disable\_timing on library cell or library pin objects, the check is done only if the block instantiates the library cell.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

# **Examples**

1. Block A.sdc has this line:

```
set disable timing [get cells and234]
```

but top.sdc does not have this line:

```
set disable timing [get cells Block A/and234]
```

The Conformal software issues a warning because set\_disable\_timing is specified at the block, but not at the top level.

2. top.sdc has this line:

```
set disable timing [get lib pins MYLIB/MYDFF/SEN]
```

but Block\_A.sdc does not have the same line.

Policy Rule Checks

The Conformal software issues a warning only if BlockA has an instance of cell MYDFF from library MYLIB.

Policy Rule Checks

# CCD\_EXC\_HIER9

#### Message

A fragment of block's timing path cannot be matched to a corresponding fragment of top-level timing path

## **Default Severity**

Warning

#### **Description**

Indicates that the software was not able to identify a fragment of the path in the top-level that includes, or is identical to, the fragment of the path in the block-level.

This rule can be reported as a consequence of inconsistent set\_disable\_timing between the chip level and the sub-designs. That problem would be reported by rule CCD\_EXC\_HIER8. It can also be caused by an inconsistency in the automatic loop-cutting done at the block and chip level, as reported by CCD\_EXC\_SDT1 in each SDC design.

In both cases, make sure that there are sufficient set\_disable\_timing commands at both levels that are consistent, eliminating all occurrences of CCD\_EXC\_SDT1 (at each SDC design) and CCD\_EXC\_HIER8.

If there are still occurrences of CCD\_EXC\_HIER9, this could be because of an incorrect definition of clock equivalences (see SET CLOCK EQUIVALENCE and REPORT CLOCK -hier), or inconsistent application of SDC constraints that cause path splitting (such as set input delay) between the block and the chip level.

The occurrence of CCD\_EXC\_HIER9 points to an inconsistency between the timing graphs being compared, which can negatively affect the quality of results of the hierarchical checks.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

## **Example**

1. A block path ends in an output port of that block, which is not connected to any timing endpoint in the top-level design.

399

# Conformal Constraint Designer Command Reference Policy Rule Checks

| 2. | The clock driving | ig the star | tpoint of | f a block | path is no | t mapped | to any to | op-level | clocl | Κ. |
|----|-------------------|-------------|-----------|-----------|------------|----------|-----------|----------|-------|----|
|    |                   |             |           |           |            |          |           |          |       |    |

| 3. | There is a set_ | _disable_ | _timing | only in the | top-level | SDC, | affecting | paths | through a | З |
|----|-----------------|-----------|---------|-------------|-----------|------|-----------|-------|-----------|---|
|    | block.          |           |         |             |           |      |           |       |           |   |

#### Message

A block path without set\_max\_delay/set\_min\_delay is part of a top-level path with max/min delay settings

## **Default Severity**

Warning

## **Description**

Indicates that a block path, which was not set any maximum or minimum delay at the block level, has been set by a top-level maximum or minimum delay.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the ADD SDC DESIGN command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

## **Example**



The following command in the Top.sdc causes a rule check violation.

set max delay 4 -from [get cells Block A/R1] -to [get cells Block A/R2]

Policy Rule Checks

To fix this, add the following command to the  $Block\_A.sdc$  file:

set\_max\_delay 4 -from [get\_cells R1] -to [get\_cells R2]

#### Message

A block's path with max/min delay settings is part of a top-level path without set max delay/set min delay

## **Default Severity**

Warning

#### **Description**

Indicates that a block path, which was set a maximum or minimum delay at the block level, has not been set with any top-level maximum or minimum delay.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



The following command in the Block\_A.sdc causes a rule check violation:

```
set_max_delay 4 -from [get_cells R1] -to [get_cells R2]
```

To fix this, add the following command to the Top.sdc file:

```
set_max_delay 4 -from [get_cells Block_A/R1] -to [get_cells Block_A/R2]
```

#### Message

A block's false path is part of a top-level path with max/min delay settings

## **Default Severity**

Warning

## **Description**

Indicates that a block path, which was declared as false at the block level, has been set by a top-level maximum or minimum delay.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



The following commands cause a rule check violation:

```
(in Top.sdc)
set_max_delay 4 -from [get_cells Block_A/R1] -to [get_cells Block_A/R2]
(in Block_A.sdc)
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

set false path -from [get cells R1] -to [get cells R2]

#### Message

A block's path with max/min delay settings is part of a top-level false path

## **Default Severity**

Warning

## **Description**

Indicates that a block path, which was set a maximum or minimum delay at the block level, has been affected by a false-path specification.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



The following commands cause a rule check violation:

```
(in Top.sdc)
set_false_path -from [get_cells Block_A/R1] -to [get_cells Block_A/R2]
(in Block_A.sdc)
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

set max delay 4 -from [get cells R1] -to [get cells R2]

#### Message

A block's multicycle path is part of a top-level path with max/min delay settings

## **Default Severity**

Warning

## **Description**

Indicates that a block path, which was declared as multi-cycle at the block level, has been set by a top-level maximum or minimum delay.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



The following commands cause a rule check violation:

```
(in Top.sdc)
set_max_delay 4 -from [get_cells BlkB/R1] -to [get_cells BlkB/R2]
(in Block_A.sdc)
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

set multicycle path 4 -from [get cells R1] -to [get cells R2]

#### Message

A block's path with max/min delay settings is part of a top-level multicycle path

## **Default Severity**

Warning

## **Description**

Indicates that a block path, which was set a maximum or minimum delay at the block level, has been affected by a multi-cycle path specification.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



The following commands cause a rule check violation:

```
(in Top.sdc)
set_multicycle_path 3 -from [get_cells BlkB/R1] -to [get_cells BlkB/R2]
(in Block_A.sdc)
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

set max delay 4 -from [get cells R1] -to [get cells R2]

#### Message

A block's path is part of a top-level path with different max/min delay settings

## **Default Severity**

Warning

## **Description**

Indicates that a block path is specified a minimum or maximum delay with a different value than that specified for a corresponding top-level path.

This is checked when you run the run rule check command.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**



The following commands cause a rule check violation:

```
(in Top.sdc)
set_max_delay 8 -from [get_cells BlkB/R1] -to [get_cells BlkB/R2]
(in Block_A.sdc)
```

# Conformal Constraint Designer Command Reference Policy Rule Checks

set max delay 4 -from [get cells R1] -to [get cells R2]

Policy Rule Checks

# CCD\_EXC\_HIER17

#### Message

A block path without set\_false\_path is part of top-level paths and all such top-level paths are defined as false paths

## **Default Severity**

Warning

## **Description**

Indicates that a block path was not declared as false at the block level and all top paths containing this block path have been affected by a top-level false-path specification.

This is checked when you run the run rule check command.

This rule is checked at the top level. You can specify the current SDC design with the SET SDC DESIGN command. The root design becomes a top-level design when you specify a subdesign using the SET SDC DESIGN or ADD SDC DESIGN commands.

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

If Block\_A.sdc has no set\_false\_path and Top.sdc has these lines:

```
set_false_path -through RT
set false path -through Block A/OUT1A
```

The software issues a warning because the block-level did not consider the path from R1 to OUT1A as false, even if all top paths containing this block path were affected by a false-path specification. However, the path from IN1A to D1 was not reported by CCD\_EXC\_HIER17 because the path from P2 through IN1A to D1 was not affected by any false-path

Policy Rule Checks

specification. However, such path will cause  $\texttt{CCD\_EXC\_HIER1}$  to be reported for the first top-level exception.



Policy Rule Checks

# CCD\_EXC\_INT\*

This section describes rule checks that relate to SDC integration for timing exceptions and similar constraints.

416

■ CCD\_EXC\_INT1 on page 417

Policy Rule Checks

# CCD\_EXC\_INT1

# Message

SDC integration: timing exceptions

## **Default Severity**

Warning

# **Description**

Configures the integration of set\_false\_path, set\_multicycle\_path, set\_min\_delay, and set\_max\_delay commands, and reports the messages generated during this integration process.

This is checked when you run the INTEGRATE command.

Policy Rule Checks

# CCD\_MISC\*

This section describes miscellaneous rule checks.

- CCD MISC HFN1 on page 420
- CCD\_MISC\_HFN1b on page 421
- CCD\_MISC\_HFN2 on page 422
- CCD MISC HFN6 on page 423
- CCD\_MISC\_HFN10 on page 424
- CCD\_MISC\_HFN13 on page 425
- CCD MISC NAM1 on page 426
- CCD\_MISC\_NAM2 on page 427
- CCD\_MISC\_DFT5 on page 428
- CCD MISC DFT6 on page 430
- CCD\_MISC\_DFT7 on page 432
- CCD\_MISC\_DFT8 on page 434
- CCD MISC POW1 on page 436
- CCD MISC POW2 on page 437
- CCD\_MISC\_MSC2 on page 438
- CCD MISC MSC3 on page 439
- CCD\_MISC\_MSC5 on page 440
- CCD\_MISC\_MSC6 on page 441
- CCD MISC MSC7 on page 443
- CCD MISC MSC10 on page 444
- CCD\_MISC\_MSC11 on page 445
- CCD MISC MSC12 on page 446
- CCD MISC MSC13 on page 447
- CCD\_MISC\_MSC16 on page 448

# Conformal Constraint Designer Command Reference Policy Rule Checks

CCD MISC INT1 on page 449

Policy Rule Checks

# CCD\_MISC\_HFN1

#### Message

Clock is not set as dont\_touch\_network (pre-layout)

# **Default Severity**

Warning

# **Description**

Indicates that a real or generated clock does not have a set\_dont\_touch\_network, and it is also missing from one of its source ports/pins.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

To fix this problem, use the set\_dont\_touch\_network command. For example:

set\_dont\_touch\_network CLK3

# CCD\_MISC\_HFN1b

#### Message

Set/reset is not set as dont\_touch\_network

## **Default Severity**

Warning

## **Description**

Indicates that a port or pin that drives sequential element set or reset pins does not have a set\_dont\_touch\_network command.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

Note: This rule can be diagnosed using the DIAGNOSE RULE CHECK command.

# **Example**

This rule will be reported if the SDC file does not contain a command like:

SET \_\_\_\_\_\_\_

# CCD\_MISC\_HFN2

#### Message

Object with set\_dont\_touch\_network is not a clock, set or reset

## **Default Severity**

Warning

## **Description**

Indicates that a port or pin specified in set\_dont\_touch\_network does not drive a sequential element clock, set or reset pins.

**Note:** When checking if the specified port or pin drives a clock, set or reset pin, propagated constants are taking into account for paths leading to clock pins, and they are ignored for paths leading to set or reset pins.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

This rule will be reported if the SDC file contains a command like:

set dont touch network [get ports IN]



Policy Rule Checks

# CCD\_MISC\_HFN6

#### Message

Inconsistent ideal transition values

## **Default Severity**

Warning

## **Description**

Indicates that an ideal transition value specified for maximum delay analysis is smaller than the corresponding value specified for minimum delay analysis.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

In the following, the Conformal Constraint Designer will report the two first commands as inconsistent for the -fall case:

```
set_ideal_transition 1.00 -max [get_ports {pi[3]}]
set_ideal_transition 2.00 -min -fall [get_ports {pi[3]}]
set ideal transition 0.50 -min -rise [get ports {pi[3]}]
```

Policy Rule Checks

# CCD\_MISC\_HFN10

#### Message

Invalid constraint in current context (post-layout)

## **Default Severity**

Warning

# **Description**

Indicates that you have an invalid constraint in the current context. Specifically, the Conformal Constraint Designer flags set\_dont\_touch, set\_dont\_touch\_network, set\_ideal\_net, set\_ideal\_network, set\_ideal\_latency, and set\_ideal\_transition.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_MISC\_HFN13

#### Message

set\_dont\_touch should not be used on library cells

## **Default Severity**

Warning

# **Description**

Indicates that the set\_dont\_touch command was specified for a libcell object.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

This rule will be reported in a case like the following:

```
set_dont_touch [get_lib_cells {slow/OR2LLX05}]
```

Policy Rule Checks

# CCD\_MISC\_NAM1

#### Message

Clock has same name as port or pin

## **Default Severity**

Warning

## **Description**

Indicates that you have a clock with the same name as a port or a pin.

This is checked when you read in your SDC files using the READ SDC command. This can happen when the <code>create\_clock</code> or <code>create\_generated\_clock</code> command is missing the -name option. It is not recommended to define clocks whose names coincide with ports or pins, because implicit references to such objects (that is, commands that refer to them without an appropriate <code>get\_clocks/get\_ports/get\_pins</code> command) would be ambiguous.

# **Example**

The first command produces a warning because the -name argument is missing, which causes the new clock to have the same name as the port on which it is defined:

```
create_clock -period 10 -waveform {0 5} clk1
# Where clk1 is a port
```

Policy Rule Checks

# CCD\_MISC\_NAM2

#### Message

Virtual clock name does not match the defined standard

## **Default Severity**

Warning

# **Description**

Indicates that you have a virtual clock name that does not match any of the wildcard patterns defined by the SDC\_VCLK\_NAMES parameter. Specifically, the Conformal Constraint Designer checks the -name value of the create\_clock commands.

**Note:** A clock is *virtual* when you use <code>create\_clock</code> without a defined source list.

For more information on CCD parameters, see SET CCD PARAMETER in the Conformal Constraint Designer Reference Manual.

This is checked when you read in your SDC files using the READ SDC command.

# **Example**

If you set the  $SDC\_VCLK\_NAMES$  parameter to "\* $\_v$ ", then the following command causes a warning:

create clock -name vir clk1 -period 10.0

Policy Rule Checks

# CCD\_MISC\_DFT5

#### Message

Scan mode is not enabled on scan enable pins in test mode constraint files

## **Default Severity**

Warning

## **Description**

Indicates that you have an instance whose scan mode is not enabled in the test mode constraint files. For example, after propagating set\_case\_analysis, the scan pin of a sequential cell is not tied to the active value (1 for test\_scan\_enable, 0 for test\_scan\_enable\_inverted). For cells where the liberty annotation of scan enable pins is not available, the pin name is defined by the SDC\_SCAN\_ENABLE\_PIN parameter.

**Note:** The Conformal Constraint Designer determines whether a constraint file is for test mode by checking if the CCD parameter SDC\_MODE matches any of the modes specified in the parameter SDC\_SCAN\_SHIFT\_MODE.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

For example, the dofile contains these commands:

```
set ccd parameter SDC_MODE shift2
set ccd parameter SDC SCAN SHIFT MODE shift1,shift2
```

Assume that the liberty cell SCANDFF has a pin called TE with test\_scan\_enable, or that the dofile contains the following command:

```
set ccd parameter SDC SCAN ENABLE PIN TE
```

Policy Rule Checks

This rule will be reported if the TE pin of any instance of SCANDFF is not set to the active value. To fix this, assuming SCANEN is a port that drives the TE pins directly, you can add the following command to the SDC file:

set\_case\_analysis 1 SCANEN

Policy Rule Checks

# CCD\_MISC\_DFT6

#### Message

Scan mode is not disabled on scan enable pins in functional mode constraint files

#### **Default Severity**

Warning

## **Description**

Indicates that you have an instance whose scan mode is not disabled in the functional constraint files. This rule check looks for instances where, after propagating set\_case\_analysis, the scan pin of a sequential cell is not tied to the inactive value (0 for test\_scan\_enable, 1 for test\_scan\_enable\_inverted). For cells where the liberty annotation of scan enable pins is not available, the pin name is defined by the SDC\_SCAN\_ENABLE\_PIN parameter.

**Note:** The Conformal Constraint Designer determines whether a constraint file is for functional mode by checking if the CCD parameter SDC\_MODE does not match any of the modes specified in the parameter SDC\_SCAN\_SHIFT\_MODE.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

For example, the dofile contains these commands:

```
set ccd parameter SDC_MODE normal
set ccd parameter SDC_SCAN_SHIFT_MODE shift1, shift2
```

Assume that the liberty cell SCANDFF has a pin called TE with test\_scan\_enable, or that the dofile contains the following command:

```
set ccd parameter SDC SCAN ENABLE PIN TE
```

Policy Rule Checks

This rule will be reported if the TE pin of any instance of SCANDFF is not set to the active value. To fix this, assuming SCANEN is a port that drives the TE pins directly, you can add the following command to the SDC file:

set\_case\_analysis 0 SCANEN

Policy Rule Checks

# CCD\_MISC\_DFT7

#### Message

Scan mode is not enabled on scan enable ports in test mode constraint files

## **Default Severity**

Warning

#### Description

Indicates that a scan enable port is not set to the active value, to enable scan mode, in the test mode constraint files. Specifically, this rule check looks for scan enable ports that are not tied to 1, or to 0 when inverted.

The scan enable ports are defined by the following SDC command:

```
set scan signal test scan enable[ inverted] -port port list
```

**Note:** The Conformal Constraint Designer determines whether a constraint file is for test mode by checking if the CCD parameter SDC\_MODE matches any of the modes specified in the parameter SDC\_SCAN\_SHIFT\_MODE.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

#### If the dofile contains:

```
set ccd parameter SDC_MODE shift2
set ccd parameter SDC_SCAN_SHIFT_MODE shift1,shift2
```

#### And the SDC file contains:

```
set_case_analysis 1 SCANEN
set_scan_signal test_scan_enable_inverted -port SCANEN
```

Policy Rule Checks

the rule will report that an inverted scan enable port is not active. To fix this, change the set\_case\_analysis value to 0.

Policy Rule Checks

# CCD\_MISC\_DFT8

#### Message

Scan mode is not disabled on scan enable ports in functional mode constraint files

#### **Default Severity**

Warning

#### **Description**

Indicates that a scan enable port is not set to the inactive value, to disable scan mode, in the functional mode constraint files.

The scan enable ports are defined by the following SDC command:

```
set scan signal test scan enable[ inverted] -port port list
```

**Note:** The Conformal Constraint Designer determines whether a constraint file is for functional mode by checking if the CCD parameter SDC\_MODE does not match any of the modes specified in the parameter SDC\_SCAN\_SHIFT\_MODE.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

# **Example**

If the dofile contains:

```
set ccd parameter SDC_MODE normal
set ccd parameter SDC_SCAN_SHIFT_MODE shift1,shift2
```

#### And the SDC file contains:

```
set scan signal test scan enable inverted -port SCANEN
```

the rule will report that an inverted scan enable port is not set to the inactive value.

To fix this, add to the SDC file the command:

# Conformal Constraint Designer Command Reference Policy Rule Checks

435

set case analysis 1 SCANEN

Policy Rule Checks

# CCD\_MISC\_POW1

#### Message

Undefined maximum dynamic power constraint

## **Default Severity**

Warning

## **Description**

Indicates that no set\_max\_dynamic\_power constraint has been defined.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

This rule will report if no set\_max\_dynamic\_power SDC command is specified, but it could also be reported in a case like the following:

```
set_max_dynamic_power -2.0
```

The command fails because the value specified was negative, and this is reported by CCD\_SDC\_SYN1.

In this example, because there is no set\_max\_dynamic\_power command that runs successfully, there is no maximum dynamic power constraint. This is reported by CCD\_MISC\_POW1.

Policy Rule Checks

# CCD\_MISC\_POW2

#### Message

Undefined maximum leakage power constraint

## **Default Severity**

Warning

#### **Description**

Indicates that no set\_max\_leakage\_power constraint has been defined.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

This rule will report if no set\_max\_leakage\_power SDC command is specified, but it could also be reported in a case like the following:

```
set_max_leakage_power -2.0
```

The command fails because the value specified was negative, and this is reported by CCD\_SDC\_SYN1.

In this example, because there is no set\_max\_leakage\_power command that runs successfully, there is no maximum leakage power constraint. This is reported by CCD\_MISC\_POW2.

Policy Rule Checks

# CCD\_MISC\_MSC2

#### Message

Use of set\_logic\_\* command (gate-level)

## **Default Severity**

Warning

# **Description**

Indicates that you used set\_logic\_\* commands. Specifically, the Conformal Constraint Designer flags set\_logic\_dc, set\_logic\_one, and set\_logic\_zero because set\_case\_analysis is the recommended command.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

# CCD\_MISC\_MSC3

#### Message

Use of set\_logic\_\* command (pre-layout)

## **Default Severity**

Warning

## **Description**

Indicates that you used set\_logic\_\* commands. Specifically, the Conformal Constraint Designer flags set\_logic\_dc, set\_logic\_one, and set\_logic\_zero because set\_case\_analysis is the recommended command.

This is checked when you read in your SDC files using the READ SDC command.

**Note:** Avoid using logical pins in a constraints file at early stages of the flow, because hierarchical boundaries can be dissolved by implementation tools during flattening.

# **Example**

The following command causes a rule check violation because it uses a ogical pin name:

set\_case\_analysis 0 [get\_pins sub0/dataIn]

Policy Rule Checks

# CCD\_MISC\_MSC5

#### Message

A cell specified in set\_clock\_gating\_check is not on a clock tree

#### **Default Severity**

Warning

## **Description**

Indicates that the set\_clock\_gating\_check command has been applied to a cell, and that none of that cell's inputs is reached by any clock.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

## **Example**

If the instance  $u\_clock\_gater$  of cell  $clock\_gater$  is not reached by the clock tree of any clock, then this rule will be reported if a command like this is found:

```
set clock gating check -setup 0.4 [get cells u clock gater}]
```

Policy Rule Checks

# CCD\_MISC\_MSC6

#### Message

Total fanout load on a net that drives an output port exceeds the driver max\_fanout attribute

## **Default Severity**

Warning

#### **Description**

Indicates that an output (or inout) port with set\_fanout\_load is driven by a port or pin whose max\_fanout t is smaller than the sum of the fanout\_load attributes for all the loads connected to it.

The max\_fanout attribute of the driver is the smallest (more restrictive) of any values specified in any of the following ways:

- 1. The SDC command set\_max\_fanout (on an input or input or and/or on the current design)
- 2. If the driver is a cell pin, the max\_fanout specified in the Liberty file for that library cell pin. If not specified, the default\_max\_fanout attribute of that cell's library is used.
- **3.** If the driver is an input port and set\_driving\_cell is specified for that port, then (2) applies to the specified driving cell pin.
- **4.** If none of the above is available, a default value of 0.0 is assumed.

The fanout load of a load is determined as follows:

- 1. If it is an output or inout port, a set\_fanout\_load command from the SDC file.
- 2. If it is an input of a cell, the fanout\_load attribute specified for that cell in the Liberty file for that library cell pin. If not specified, the default\_fanout\_load attribute of that cell's library is used.
- **3.** If none of the above is available, a default value of 0.0 is assumed.

This is checked when you read in your SDC files using the READ SDC command.

Policy Rule Checks

**Note:** This rule can be diagnosed using the DIAGNOSE RULE CHECK command. The complete list of fanouts and their fanout\_load attributes are displayed. A flattened schematic window shows the driver cell. To view all the loads, expand the displayed cell's fanout.

## **Example**

A cell pin I1/Z drives both the ports OUT and the cell pin I2/A.

I1 is an instance of cell C1, whose Liberty description defines max\_fanout of pin Z as 10.0

I2 is an instance of cell C2, that has no max\_fanout defined in Liberty, but the library contains a default\_fanout\_load of 1.0.

If the SDC file contains the command:

```
set fanout load 10.0 [get ports OUT]
```

then this rule will be reported because the total fanout load is 11.0.

Policy Rule Checks

# CCD\_MISC\_MSC7

#### Message

set\_port\_fanout\_number present in post-layout

## **Default Severity**

Warning

## **Description**

Indicates that the set\_port\_fanout\_number command has been used in the G-post design stage.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

The dofile contains:

```
read sdc cst.sdc
```

And cst.sdc contains:

set port fanout number 3 [get ports din]

Policy Rule Checks

# CCD\_MISC\_MSC10

#### Message

Incomplete clock gating check

## **Default Severity**

Warning

## **Description**

Indicates that there is an object with clock gating check specified, but one or more of the combinations of the options -setup/-hold and -rise/-fall are missing.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

In the following example, the Conformal Constraint Designer issues a warning because the -fall clock gating check was not specified:

set clock gating check -setup 1.0 -hold 0.5 -rise [get cells mygate]

Policy Rule Checks

# CCD\_MISC\_MSC11

#### Message

set\_max\_time\_borrow is not set on a latch or on a data/enable pin of a latch, or
 its value is bigger than half the clock period

#### **Default Severity**

Warning

## **Description**

The set\_max\_time\_borrow command can be applied to clocks, cells or pins. For other object types, rule SDC\_LINT\_REF4 is reported. This rule is reported when the command is applied to clock objects, cells that are not level-sensitive, or pins that are not data or enable pins of level-sensitive sequential cells. It is also reported if the affected object is a level-sensitive cell or its data or enable pin, but the value specified is bigger than half the clock period of any clock propagating to the cell's enable pin.

When you switch from Setup to Verify mode, this rule will be checked automatically, unless its current severity is lower than the severity specified in the CCD parameter SDC\_AUTO\_CHECK\_SEVERITY.

When you run the run rule check command (in Verify mode), this rule will be checked if it is still unchecked, or if you use the -force option.

## **Example**

If the enable pin of latch L1 is reached by clock CLK whose period is 10, this rule will be reported for the following commands:

```
set_max_time_borrow 7 [get_cells L1]
set_max_time_borrow 7 [get_pins L1/D]
set_max_time_borrow 3 [get_clocks CLK]
set_max_time_borrow 3 [get_cells MUX1]
set_max_time_borrow 3 [get_pins L1/Q]
```

Policy Rule Checks

# CCD\_MISC\_MSC12

#### Message

set\_max\_time\_borrow set on a cell that is not a latch, or on a pin other than a
 data/enable pin of a latch

#### **Default Severity**

Warning

#### **Description**

The set\_max\_time\_borrow command can be applied to clocks, cells or pins. For other object types, rule SDC\_LINT\_REF4 is reported. This rule is reported when the command is applied to cells that are not level-sensitive, or pins that are not data or enable pins of level-sensitive sequential cells.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

If cell L1 is a latch, this rule will be reported for the following command:

```
set_max_time_borrow 5 [get_cells MUX1]
set max time borrow 5 [get pins L1/Q]
```

Policy Rule Checks

# CCD\_MISC\_MSC13

#### Message

set\_clock\_gating\_check applied to an object that is not a cell or a pin

## **Default Severity**

Warning

## **Description**

The set\_clock\_gating\_check command can be applied to clocks, ports, pins, or cells. This rule is reported when the object is a clock or a port. For other objects that are not pins or cells, rule SDC\_LINT\_REF4 is reported. This rule is useful for certain methodologies and can be disabled safely.

This is checked when you read in your SDC files using the READ SDC command.

## **Example**

This rule will be reported for the following commands:

```
set_clock_gating_check [get_clocks CLK]
set clock gating check [get ports clk1]
```

Policy Rule Checks

# CCD\_MISC\_MSC16

#### Message

Incomplete set\_data\_check

## **Default Severity**

Warning

## **Description**

Indicates that a set\_data\_check has been specified for -setup but not for -hold, or vice versa.

This is checked when you read in your SDC files using the READ SDC command.

#### **Example**

If the following constraints are specified:

```
(1) set_data_check 1 -setup -from A -to B -clock CLK1
(2) set_data_check 2 -hold -rise_from C -to D
(3) set data check 3 -setup -from C -rise to D
```

#### this rule will report that:

- for (1), set\_data\_check -hold is missing
- for (2), set\_data\_check -setup is missing for -rise\_from/-fall\_to
- for (3), set\_data\_check -hold is missing for -fall\_from/-rise\_to

Policy Rule Checks

# CCD\_MISC\_INT1

#### Message

SDC integration: Miscellaneous commands

## **Default Severity**

Warning

# **Description**

Configures the integration of arbitrary SDC commands and reports the messages generated during this integration process. This rule does not perform any checks that are command-specific. It acts on all the SDC commands that were parsed successfully, based on their textual representation only.

This is checked when you run the INTEGRATE command.

Policy Rule Checks

# CCD\_MMC\*

This section describes rule checks that apply to different SDC modes.

- CCD MMC CONFLCST on page 451
- CCD\_MMC\_INCONCST on page 452
- CCD\_MMC\_UNCONSTR on page 453

Policy Rule Checks

# CCD\_MMC\_CONFLCST

#### Message

Conflicting constraints in two modes

## **Default Severity**

Warning

## **Description**

Indicates that different constraints in two SDC modes are in conflict. For example, a set\_input\_delay with -min has a bigger value than a set\_input\_delay with -max in a different mode.

This is checked in Verify mode when you run the run rule check command if there are SDC modes defined (see the ADD SDC MODE command).

**Note:** In the current release, the path specification options rise/fall\_from/through/to are not supported for this check.

Policy Rule Checks

# CCD\_MMC\_INCONCST

#### Message

Inconsistent constraints in two modes

## **Default Severity**

Warning

## **Description**

Indicates that related constraints in two SDC modes have different values.

This is checked in Verify mode when you run the run rule check command if there are SDC modes defined (see the ADD SDC MODE command).

**Note:** In the current release, the path specification options rise/fall\_from/through/to are not supported for this check.

Policy Rule Checks

# CCD\_MMC\_UNCONSTR

#### Message

Object not constrained in any mode

## **Default Severity**

Warning.

## **Description**

Reports design objects that are not constrained in any SDC mode in which they are start points or endpoints of timing paths that are not affected by a set\_false\_path.

This is checked in Verify mode when you run the run rule check command if there are SDC modes defined (see the ADD SDC MODE command).

**Note:** In the current release, the path specification options rise/fall\_from/through/to are not supported for this check.

# Conformal Constraint Designer Command Reference Policy Rule Checks

7

# **Clock Tree Reporting Rules**

This section describes the rule source for the clock tree rule set (sdc\_report\_clock\_tree):

- <u>sdc\_report\_clock\_tree\_blocked</u> on page 458
- sdc report clock tree conv on page 460
- sdc\_report\_clock\_tree\_for\_clock\_pins on page 463
- sdc\_report\_clock\_tree\_xor on page 465
- sdc report clock tree missing on page 467
- sdc\_report\_clock\_tree\_for\_non\_clock\_pins on page 469
- sdc\_report\_clock\_tree\_sfp\_overlap on page 472

# **Clock Tree Reporting Quick Reference**

**Table 7-1 Quick Tasks for Clock Tree Reporting Rule Checks** 

| Task                   | Command Example                                                             |  |
|------------------------|-----------------------------------------------------------------------------|--|
| Add rule set           | add rule set -file ccd_report_clock_tree_ruleset.tcl                        |  |
| Report all rule groups | report rule group sdc_report_clock_tree/*                                   |  |
| Report rule source     | report rule source sdc_report_clock_tree_*                                  |  |
|                        | report rule source sdc_report_clock_tree_for_clock_pins                     |  |
| Report rule instance   | report rule instance sdc_report_clock_tree/blocked_clocks/blocked           |  |
|                        | <pre>report rule instance sdc_report_clock_tree/clock_pins/ no_clocks</pre> |  |

Table 7-2 Clock Tree Reporting Rule Set (sdc\_report\_clock\_tree) Quick Reference

| Rule Group                      | Rule Instance                     | Rule Source                              |
|---------------------------------|-----------------------------------|------------------------------------------|
| blocked_clocks                  | blocked                           | sdc report clock tree blocked            |
| clock_convergence_reconvergence |                                   |                                          |
|                                 | convergence                       | sdc report clock tree conv               |
|                                 | reconvergence                     |                                          |
| clock_pins                      | multiple_clocks                   | sdc report clock tree for clock pins     |
|                                 | no_clocks                         |                                          |
|                                 | single_clock                      |                                          |
| clock_tree_xor                  | <pre>xor_with_untied_inpu t</pre> | sdc report clock tree xor                |
| missing_clocks                  | missing                           | sdc report clock tree missing            |
| non_clock_pins                  | floating_pins                     | sdc report clock tree for non clock pins |
|                                 | non_clk_seq_pins                  |                                          |
|                                 | POs                               |                                          |
| sfp_and_clock_overlap           | sfp_overlap                       | sdc report clock tree sfp overlap        |
|                                 |                                   |                                          |

Clock Tree Reporting Rules

Note: The Rule Instance names provided are base names, the full path of the rule instance would contain its rule set and rule group. For example, here are some full rule instance names:

sdc\_report\_clock\_tree/blocked\_clocks/blocked
sdc\_report\_clock\_tree/non\_clock\_pins/POs
sdc\_report\_clock\_tree/clock\_tree\_xor/xor\_with\_untied\_input

Clock Tree Reporting Rules

# sdc\_report\_clock\_tree\_blocked

```
sdc_report_clock_tree_blocked
    clocks <list_of_clocks>
    file_path <relative_path | full_path>
```

Reports objects where clock propagation has stopped or is blocked due to constraints (hard constraints or SDC constraints like set\_case\_analysis, set\_disable\_timing, or set\_clock\_sense). The report will include the clock name and the reason why the propagation stopped.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### clocks

| Description    | Specifies the clocks to check. By default, all clocks will be checked.                         |  |
|----------------|------------------------------------------------------------------------------------------------|--|
| Possible Value | list_of_clocks                                                                                 |  |
| Example        | <pre>set_attribute \$rule_instance clocks \ [find -sdcobj "<clk1> <clk2>"]</clk2></clk1></pre> |  |

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |
|----------------|-----------------------------------------------------------------------------------------------------------|
| Possible Value | relative_path   full_path                                                                                 |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |

Clock Tree Reporting Rules

## **Example**

The following diagram illustrates the situations that can be reported by this check. The purple dotted arrows point to the objects that trigger the highlighted rule instance in the Rule Manager.

Figure 7-1 Objects/Locations Where Clock Propagation has Stopped



Clock Tree Reporting Rules

# sdc\_report\_clock\_tree\_conv

```
sdc_report_clock_tree_conv
    clocks list_of_clocks>
    check_type <single_clock | multiple_clock | no_clocks>
    file_path <relative_path | full_path>
```

Reports the points where multiple clocks converge, or where a given clock reconverges.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### clocks

| Description    | Specifies the clocks to check. By default, all clocks will be checked.                         |  |
|----------------|------------------------------------------------------------------------------------------------|--|
| Possible Value | list_of_clocks                                                                                 |  |
| Example        | <pre>set_attribute \$rule_instance clocks [find -sdcobj \ "<clk1> <clk2>"]</clk2></clk1></pre> |  |

#### check\_type

| Description    | Specifies the type of chec                                   | k. Convergence is checked by default.              |
|----------------|--------------------------------------------------------------|----------------------------------------------------|
| Possible Value | <pre><convergence reconvergence=""  =""></convergence></pre> |                                                    |
|                | convergence                                                  | Check for points where multiple clocks converge    |
|                | reconvergence                                                | Check for points where the given clock reconverges |
| Example        | set_attribute \$rule_instance check_type reconvergence       |                                                    |

Clock Tree Reporting Rules

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
| Possible Value | relative_path   full_path                                                                                 |  |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |  |

#### **Example**

The following diagrams illustrate the situations that can be reported by this check. The purple dotted arrow points to the object that triggers the highlighted rule instance in the Rule Manager.

Figure 7-2 Check Type: Convergence



Clock Tree Reporting Rules

Figure 7-3 Check Type: Reconvergence



Clock Tree Reporting Rules

# sdc\_report\_clock\_tree\_for\_clock\_pins

```
sdc_report_clock_tree_for_clock_pins
    clocks list_of_clocks>
    check_type <single_clock | multiple_clock | no_clocks>
    file_path <relative_path | full_path>
```

Reports the clock pins that are reached by the specified clocks.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in "Atomic Checks" on page 533).

#### clocks

| Description    | Specifies the clocks to check. By default, all clocks will be checked.                         |  |
|----------------|------------------------------------------------------------------------------------------------|--|
| Possible Value | list_of_clocks                                                                                 |  |
| Example        | <pre>set_attribute \$rule_instance clocks \ [find -sdcobj "<clk1> <clk2>"]</clk2></clk1></pre> |  |

#### check\_type

| Description    | Specifies the type of pins to report. By default, pins that are reached by a single clock are reported. |                                                        |
|----------------|---------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Possible Value | <pre><single_clock multiple_clock="" no_clocks=""  =""></single_clock></pre>                            |                                                        |
|                | single_clock                                                                                            | Report clock pins that are reached by a single clock.  |
|                | multiple_clock                                                                                          | Report clock pins that are reached by multiple clocks. |
|                | no_clocks                                                                                               | Report clock pins that are not reached by any clock.   |
| Example        | set_attribute \$rule_instance check_type no_clocks                                                      |                                                        |

Clock Tree Reporting Rules

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
| Possible Value | relative_path   full_path                                                                                 |  |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |  |

#### **Example**

The following diagrams illustrate the situations that can be reported by this check. The purple dotted arrow points to the object that triggers the highlighted rule instance in the Rule Manager.

Figure 7-4 Check Types: Single Clock and Multiple Clock



Clock Tree Reporting Rules

# sdc\_report\_clock\_tree\_xor

```
sdc_report_clock_tree_xor
    clocks <list_of_clocks>
    file_path <relative_path | full_path>
```

Report XOR/XNOR instances in the clock tree that have a non-clock input that is not tied to a constant.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### clocks

| Description    | ecifies the clocks to check. By default, all clocks will be ecked.                             |  |
|----------------|------------------------------------------------------------------------------------------------|--|
| Possible Value | list_of_clocks                                                                                 |  |
| Example        | <pre>set_attribute \$rule_instance clocks \ [find -sdcobj "<clk1> <clk2>"]</clk2></clk1></pre> |  |

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
| Possible Value | relative_path   full_path                                                                                 |  |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |  |

Clock Tree Reporting Rules

## **Example**

The following diagram illustrates a situation that can be reported by this check. The purple dotted arrow points to the object that triggers the highlighted rule instance in the Rule Manager.

Figure 7-5 XOR/XNOR Instance with a Non-Clock Input Not Tied to a Constant



Clock Tree Reporting Rules

# sdc\_report\_clock\_tree\_missing

```
sdc_report_clock_tree_missing
    file_path <full_path | relative_path>
```

Reports clock pins to which no clocks propagate because of missing clock constraints.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |
|----------------|-----------------------------------------------------------------------------------------------------------|
| Possible Value | relative_path   full_path                                                                                 |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |

Clock Tree Reporting Rules

## **Example**

The following diagram illustrates a situation that can be reported by this check. The purple dotted arrow points to the object that triggers the highlighted rule instance in the Rule Manager.

Figure 7-6 Clock Pins to Which No Clocks Propagate due to Missing Clock Constraints



Clock Tree Reporting Rules

## sdc\_report\_clock\_tree\_for\_non\_clock\_pins

```
sdc_report_clock_tree_for_non_clock_pins
    clocks list_of_clocks>
    pin_type <non_clk_seq_pin | po | floating>
    file_path <relative_path | full_path>
```

Reports non-clock pins reached by the given clocks.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### clocks

| Description    | Specifies the clocks to check. By default, all clocks will be checked.                         |
|----------------|------------------------------------------------------------------------------------------------|
| Possible Value | list_of_clocks                                                                                 |
| Example        | <pre>set_attribute \$rule_instance clocks \ [find -sdcobj "<clk1> <clk2>"]</clk2></clk1></pre> |

#### pin\_type

| Description    | Specifies the type of pins to report. Default is non_clk_seq_pin. |                                                                              |  |
|----------------|-------------------------------------------------------------------|------------------------------------------------------------------------------|--|
| Possible Value | <non_clk_seq_pin floating="" po=""  =""></non_clk_seq_pin>        |                                                                              |  |
|                | non_clk_seq_pin                                                   | Report non-clock pins of sequential instances that are reached by any clock. |  |
|                | po                                                                | Report primary outputs that are reached by any clock.                        |  |
|                | floating                                                          | Report floating pins that are reached by any clocks.                         |  |
| Example        | set_attribute \$rule_instance pin_type floating                   |                                                                              |  |

Clock Tree Reporting Rules

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |  |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|--|
| Possible Value | relative_path   full_path                                                                                 |  |  |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |  |  |

#### **Example**

The following diagrams illustrate situations that can be reported by this check. The purple dotted arrow points to the object that triggers the highlighted rule instance in the Rule Manager.

Figure 7-7 Non-Clock Pins of Sequential Instances Reached by any Clock



Clock Tree Reporting Rules

Figure 7-8 Primary Outputs Reached by any Clock



Figure 7-9 Floating Pins Reached by any Clock



Clock Tree Reporting Rules

## sdc\_report\_clock\_tree\_sfp\_overlap

```
sdc_report_clock_tree_sfp_overlap
    clocks <list_of_clocks>
    file_path <relative_path | full_path>
```

Report overlap between clock tree defined by <code>create\_clock/create\_generated\_clock</code> and <code>set\_false\_path</code> without clocks specified.

#### **Rule Attributes**

Criteria for the rule is specified through attributes. The following describes the supported attributes for this check. Some of these attributes are proved by atomic checks (described in <u>"Atomic Checks"</u> on page 533).

#### clocks

| Description    | Specifies the clocks to check. By default, all clocks will be checked.                         |
|----------------|------------------------------------------------------------------------------------------------|
| Possible Value | list_of_clocks                                                                                 |
| Example        | <pre>set_attribute \$rule_instance clocks \ [find -sdcobj "<clk1> <clk2>"]</clk2></clk1></pre> |

#### file\_path

| Description    | Report either the full or relative file path for the location. By default, the relative path is reported. |  |
|----------------|-----------------------------------------------------------------------------------------------------------|--|
| Possible Value | relative_path   full_path                                                                                 |  |
| Example        | set_attribute \$rule_instance file_path full_path                                                         |  |

Clock Tree Reporting Rules

#### **Example**

The following diagram illustrates a situation that can be reported by this check. The purple dotted arrow points to the object that triggers the highlighted rule instance in the Rule Manager.

In the following figure, it is reported as an overlap because the set\_false\_path path covers part of the clock tree for CLK.

Figure 7-10 Overlap Between Clock Definition and set\_false\_path



# Conformal Constraint Designer Command Reference Clock Tree Reporting Rules

A

## **Atomic Checks**

This section describes the atomic checks related to FIFO rule checks and CDC rule checks. This section also provides supplementary figures to help describe the various rule attributes and atomic checks.

- CDC Atomic Checks on page 476
- FIFO Atomic Checks on page 528

## **CDC Atomic Checks**

<u>Clock Domain Crossing Rule Checks</u> have rule attributes that are proved by CDC atomic checks. The following lists the CDC atomic checks, their applicable synchronization type, and a link to a supplementary figure that illustrates the portion of the synchronizer that is covered by the atomic check.

For more information on the crossing types, refer to the "Running Clock Domain Crossing Checks" chapter of the *Conformal Constraint Designer User Guide*.

| Structural Checks             | Synchronization Type |     |      |    | FIGURE                  |  |
|-------------------------------|----------------------|-----|------|----|-------------------------|--|
| Structural Checks             | DFF                  | MUX | CONV | SR | FIGURE                  |  |
| cdc path logic type check     | Υ                    | Υ   |      |    | <u>A-1</u> , <u>A-2</u> |  |
| cdc path destination check    | Υ                    | Υ   |      |    | <u>A-3</u> , <u>A-4</u> |  |
| cdc_data_holding_check        |                      | Υ   |      |    | <u>A-5</u>              |  |
| cdc_data_other_domain_check   |                      | Υ   |      |    | <u>A-6</u>              |  |
| cdc_data_holding_sync_check   |                      | Υ   |      |    | <u>A-7</u>              |  |
| cdc_data_holding_unknown      |                      | Υ   |      |    | <u>A-8</u>              |  |
| cdc data logic type check     |                      | Υ   |      |    | <u>A-9</u>              |  |
| cdc data min sync chain check |                      | Υ   |      |    | <u>A-10</u>             |  |
| cdc data max sync chain check |                      | Υ   |      |    | <u>A-10</u>             |  |
| cdc_data_multi_chain_check    |                      | Υ   |      |    | <u>A-11</u>             |  |
| cdc_data_mixed_domain_check   |                      | Υ   |      |    | <u>A-12</u>             |  |
| cdc data first dlatch check   |                      | Υ   |      |    | <u>A-10</u>             |  |
| cdc_ctrl_logic_type_check     | Υ                    |     |      |    | <u>A-13</u>             |  |
| cdc_ctrl_multi_chain_check    | Υ                    |     |      |    | <u>A-14</u>             |  |
| cdc_ctrl_min_sync_chain_check | Υ                    |     |      |    | <u>A-15</u>             |  |
| cdc_ctrl_max_sync_chain_check | Υ                    |     |      |    | <u>A-15</u>             |  |
| cdc_ctrl_mixed_domain_check   | Υ                    |     |      |    | <u>A-16</u>             |  |
| cdc_ctrl_first_dlatch_check   | Υ                    |     |      |    | <u>A-15</u>             |  |
| cdc_conv_in_vector_check      |                      |     | Υ    |    | <u>A-17</u>             |  |

| Structural Checks                                                  |   | chroniz              | FIGURE |    |             |
|--------------------------------------------------------------------|---|----------------------|--------|----|-------------|
|                                                                    |   | MUX                  | CONV   | SR | FIGURE      |
| cdc conv out vector check                                          |   |                      | Υ      |    | <u>A-18</u> |
| cdc conv same domain check                                         |   |                      | Υ      |    | <u>A-19</u> |
| cdc conv diff domain check                                         |   |                      | Υ      |    | <u>A-20</u> |
| cdc conv source filtered                                           |   |                      | Υ      |    | NA          |
| cdc setreset deassertion check                                     |   |                      |        | Υ  | NA          |
| cdc setreset min dff check                                         |   |                      |        | Υ  | NA          |
| cdc setreset mixed domain check                                    |   |                      |        | Υ  |             |
| cdc setreset pi association check                                  |   |                      |        | Υ  | NA          |
| $\frac{\text{cdc setreset sync chain mix sr chec}}{\underline{k}}$ |   |                      |        | Υ  | NA          |
| cdc_setreset_sync_chain_nosr_check                                 |   |                      |        | Υ  | NA          |
| cdc_setreset_logic_type_check                                      |   |                      |        | Υ  | NA          |
| cdc_setreset_source_driver_check                                   |   |                      |        | Υ  | NA          |
| <pre>cdc_setreset_target_clock_sync_chec k</pre>                   |   |                      |        | Υ  | NA          |
| cdc_user_sync_module_check                                         | Υ | Υ                    |        |    | NA          |
| cdc_inactive_path_check                                            | Υ | Υ                    | Υ      | Υ  | NA          |
| cdc_fifo_crossing_check                                            | Υ | Υ                    | Υ      | Υ  | NA          |
| cdc_clock_group_check                                              | Υ | Υ                    |        | Υ  | NA          |
| cdc_path_not_processed                                             | Υ | Υ                    | Υ      | Υ  | NA          |
| Functional Checks                                                  |   | Applicable Crossings |        |    |             |
|                                                                    |   | MUX                  | CONV   | SR | FIG.        |
| cdc_source_stability                                               | Υ | Υ                    |        |    | <u>A-21</u> |
| cdc_destination_stability                                          | Υ | Υ                    |        |    | A-22        |
| cdc_mux_enable_stability                                           |   | Υ                    |        |    | A-23        |
| cdc_single_bit_change                                              | Υ |                      | Υ      |    | <u>A-24</u> |

## **CDC Atomic Checks by Rule Attribute**

The following lists the CDC rule attributes and the atomic checks that prove them.

| Rule Name              | Rule Attribute    | Atomic Checks                 |
|------------------------|-------------------|-------------------------------|
| Rule Name              | Rule Attribute    | Atomic Checks                 |
| cdc_datactrl_sync_rule | sync_chain_logic  | cdc data logic type check     |
|                        |                   | cdc ctrl logic type check     |
|                        | sync_chain_fanout | cdc data multi chain check    |
|                        |                   | cdc_ctrl_multi_chain_check    |
|                        | cdc_path_logic    | cdc_path_logic_type_check     |
|                        | cdc_path_fanout   | cdc_path_destination_check    |
|                        | dff_sync_scheme   | cdc_ctrl_min_sync_chain_check |
|                        |                   | cdc_ctrl_max_sync_chain_check |
|                        |                   | cdc ctrl first dlatch check   |
|                        | mux_sync_scheme   | cdc data min sync chain check |
|                        |                   | cdc_data_max_sync_chain_check |
|                        |                   | cdc_data_first_dlatch_check   |
| cdc_conv_check_rule    | check_conv_type   | cdc conv same domain check    |
|                        |                   | cdc conv diff domain check    |
|                        | check_vector_conv | cdc conv in vector check      |
|                        |                   | cdc_conv_out_vector_check     |
| cdc_setreset_sync_rule | dff_sync_scheme   | cdc_setreset_min_dff_check    |
|                        | allowed_logic     | cdc_setreset_logic_type_check |
|                        |                   |                               |

## cdc\_path\_logic\_type\_check

Checks that the logic type in the CDC path matches the type specified by the cdc\_path\_logic attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

DFF and MUX

#### **Example**

In the following example, the cdc\_path\_logic\_type\_check fails because there is a "logic" AND gate in the design (line 9) when the cdc\_path\_logic attribute is set to "wire".

```
VERIFY> report rule check cdc_def_rs/cdc* -verbose -status fail
| cdc_path_logic
                                  : dff wire mux wire user wire
. . .
          structural : cdc_path_logic_type_check
                                                                             : Fail
                                                            : LOGIC
module test(data, clka, clkb, out);
input [1:0] data;
input clka, clkb;
output out;
reg out, din1, dand;
reg [1:0] din;
always @(posedge clka)
  din <= data;</pre>
assign dand = din[1] & din[0];
always @(posedge clkb)
begin
 din1 <= dand;
  out <= din1;
endmodule
```

To resolve the mismatch flagged by the atomic check (granted the "logic" type is expected; otherwise, this is a true bug and the design that needs to be fixed):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] cdc_path_logic "dff logic"
```

**Atomic Checks** 

Figure A-1 cdc\_path\_logic\_type\_check (for DFF)



Figure A-2 cdc\_path\_logic\_type\_check (for MUX)



## cdc\_path\_destination\_check

Checks that the destination (single or multiple) in the CDC path matches the type specified by the cdc\_path\_fanout attribute of the cdc\_datactrl\_sync\_rule check.

#### Synchronization Scheme

DFF and MUX

#### **Example**

In the following example, cdc\_path\_destination\_check fails because there are multiple fanouts in the design (line 11) when the cdc\_path\_fanout attribute is set to "single".

```
VERIFY> report rule check cdc_def_rs/cdc* -verbose -status fail
  cdc_path_fanout
                                   : dff single mux single user single
. . .
. . .
          structural : cdc_path_destination_check
                                                             : MULTIPLE
                                                                               : Fail
module test(data, clka, clkb, out);
input data;
input clka, clkb;
output [1:0] out;
reg din;
reg [1:0] out, din1;
always @(posedge clka)
  din <= data;
always @(posedge clkb)
begin
  din1 <= {din,din};</pre>
  out <= din1;
end
endmodule
```

To resolve the mismatch flagged by the atomic check (granted multiple fanouts are expected in the design; otherwise, this is a true bug and the design that needs to be fixed):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] cdc_path_fanout "dff multiple"
```

**Atomic Checks** 

Figure A-3 cdc\_path\_destination\_check (for DFF)



#### **Atomic Checks**

Figure A-4 cdc\_path\_destination\_check (for MUX)



## cdc\_data\_holding\_check

Checks for the data holding condition.

## **Synchronization Scheme**

Figure A-5 cdc\_data\_holding\_check (for MUX)



## cdc\_data\_other\_domain\_check

Checks if the data path contains domains other than the source and destination domains.

## **Synchronization Scheme**

Figure A-6 cdc\_data\_other\_domain\_check



## cdc\_data\_holding\_sync\_check

Checks that the holding logic for the data path is correctly synchronized.

#### **Synchronization Scheme**

Figure A-7 cdc\_data\_holding\_sync\_check (for MUX)



## cdc\_data\_holding\_unknown

Checks if unknown domains are propagated to hold control.

## **Synchronization Scheme**

Figure A-8 cdc\_data\_holding\_unknown



## cdc\_data\_logic\_type\_check

Checks that the sync chain logic type in the CDC path matches the type specified by the sync\_chain\_logic attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

MUX

### **Example**

For example, to change the logic type to buf:

set\_attribute [find -ruleinst cdc\_def\_rs/cdc\*] sync\_chain\_logic \
 "mux buffer"

Figure A-9 cdc\_data\_logic\_type\_check (for MUX)



**Atomic Checks** 

## cdc\_data\_min\_sync\_chain\_check

Checks whether the sync chain has enough flops (as specified in the mux\_sync\_scheme attribute of the cdc\_datactrl\_sync\_rule check).

#### **Synchronization Scheme**

MUX

#### **Example**

For example, to change the minimum required number of flops to 4:

```
set_attribute [find -ruleinst cdc_def_rs/cdc*] \
    mux_sync_scheme "min 4 max 4"
```

**Atomic Checks** 

## cdc\_data\_max\_sync\_chain\_check

Checks whether the sync chain exceeds the maximum number of flops allowed in the sync chain (as specified in the mux\_sync\_scheme attribute of the cdc\_datactrl\_sync\_rule check).

#### **Synchronization Scheme**

MUX

### **Example**

For example, to change the maximum number of flops allowed to 6:

```
set_attribute [find -ruleinst cdc_def_rs/cdc*] mux_sync_scheme \
   "max 6"
```

## cdc\_data\_first\_dlatch\_check

Checks whether the first sequential element in the destination matches the type specified in the mux\_sync\_scheme attribute of the cdc\_datactrl\_sync\_rule check (DFF or a latch).

#### **Synchronization Scheme**

MUX

### **Example**

To change the logic type:

```
set_attribute [find -ruleinst cdc_def_rs/cdc*] \
    mux_sync_scheme "first latch"
```

## Figure A-10 cdc\_data\_min\_sync\_chain\_check, cdc\_data\_max\_sync\_chain\_check, and cdc\_data\_first\_dlatch\_check (for MUX)



## cdc\_data\_multi\_chain\_check

Checks if the sync chain fanouts to multiple destinations.

#### **Synchronization Scheme**

MUX

#### **Example**

To specify whether fanouts are allowed in the sync chain, use the sync\_chain\_fanout attribute of the cdc\_datactrl\_sync\_rule rule check. For example:

```
set_attribute [find -ruleinst cdc_def_rs/cdc*] \
    sync_chain_fanout "mux multiple"
```

Figure A-11 cdc\_data\_multi\_chain\_check (for MUX)



## cdc\_data\_mixed\_domain\_check

Checks if all the signals in the sync-chain logic come from the destination clock domain of the crossing.

## **Synchronization Scheme**

Figure A-12 cdc\_data\_mixed\_domain\_check (for MUX)



## cdc\_ctrl\_logic\_type\_check

Checks that the logic type in the sync chain of the DFF synchronizer matches the type specified by the sync\_chain\_logic attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, the cdc\_ctrl\_logic\_type\_check fails because there is a "buffer" in the design (line 9) when the sync\_chain\_logic attribute is set to "wire".

```
VERIFY> report rule check cdc_def_rs/cdc* -verbose -status fail
   sync_chain_logic
                                  : dff wire mux wire
. . .
. . .
          structural : cdc_ctrl_logic_type_check
                                                            : BUFFER
                                                                              : Fail
module test(data, clka, clkb, out);
input data;
input clka, clkb;
output out;
reg out, din, din1;
wire din2;
always @(posedge clka)
  din <= data;
buf u0(din2,din1);
always @(posedge clkb)
begin
  din1 <= din;
  out <= din2;
end
endmodule
```

To resolve the mismatch flagged by the atomic check, use the following (if a buffer is allowed in the design):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] sync_chain_logic "dff buffer"
```

If a buffer is not allowed, then this is a true bug and the design that needs to be fixed.

Figure A-13 cdc\_ctrl\_logic\_type\_check



**Atomic Checks** 

## cdc\_ctrl\_multi\_chain\_check

Checks that the destination (single or multiple) in the sync chain matches the type specified by the sync\_chain\_fanout attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, the cdc\_ctrl\_multi\_chain\_check fails because the sync chain in the design has multiple fanouts (line 12) when the sync\_chain\_fanout attribute is set to "single".

```
VERIFY> report rule check cdc def rs/cdc* -verbose -status fail
  sync_chain_fanout
                                  : dff single mux single
          structural : cdc ctrl multi chain check
                                                           : MULTIPLE
                                                                             : Fail
module test(data, clka, clkb, out);
input data;
input clka, clkb;
output [1:0] out;
reg din, din1;
reg [1:0] out;
always @(posedge clka)
 din <= data;</pre>
always @(posedge clkb)
begin
  din1 <= din:
  out <= {din1,din1};
end
endmodule
```

To resolve the mismatch flagged by the atomic check (granted multiple chains are expected in the synchronization scheme; otherwise, this is a true bug and the design that needs to be fixed):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] sync_chain_fanout "dff multiple"
```

Atomic Checks

Figure A-14 cdc\_ctrl\_multi\_chain\_check



#### **Atomic Checks**

## cdc\_ctrl\_min\_sync\_chain\_check

Checks that number of synchronizer DFFs in the sync chain meets with the minimum number specified by the dff\_sync\_scheme attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, the cdc\_ctrl\_min\_sync\_chain\_check fails because the DFF synchronizer in the design has only two DFFs in the design (line 10-11) when the dff\_sync\_scheme attribute specifies that the minimum is "3".

```
VERIFY> report rule check cdc_def_rs/cdc* -verbose -status fail
dff_sync_scheme
                                  : min 3
. . .
. . .
          structural : cdc_ctrl_min_sync_chain_check
                                                       : 2
                                                                            : Fail
module test(data, clka, clkb, out);
input data;
input clka, clkb;
output out;
reg out, din, din1;
always @(posedge clka)
  din <= data;</pre>
always @(posedge clkb)
begin
  din1 <= din;
  out <= din1;
end
endmodule
%cat dofile
add rule set -file ccd default cdc ruleset.tcl
set_attribute [ find -ruleinst cdc_def_rs/cdc*] dff_sync_scheme "min 3"
vpxmode
```

To resolve the mismatch flagged by the atomic check (granted the design expects a minimum depth of 2 instead of 3):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] dff_sync_scheme "min 2"
```

## cdc\_ctrl\_max\_sync\_chain\_check

Checks that number of synchronizer DFFs in the sync chain does not exceed the maximum number specified by the dff\_sync\_scheme attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, the cdc\_ctrl\_max\_sync\_chain\_check fails because the DFF synchronizer in the design has three DFFs (lines 10-12), which exceeds the maximum number of DFFs (set to 2) allowed in the sync chain.

```
VERIFY> report rule check cdc_def_rs/cdc* -verbose -status fail
                                  : min 2 max 2
  dff sync scheme
. . .
          structural : cdc ctrl max sync chain check
                                                       : 3
                                                                             : Fail
module test(data, clka, clkb, out);
input data;
input clka, clkb;
output out;
reg out, din, din1, din2;
always @(posedge clka)
  din <= data;</pre>
always @(posedge clkb)
begin
  din1 <= din;
 din2 <= din1;
 out <= din2;
end
endmodule
%cat dofile
add rule set -file ccd default cdc ruleset.tcl
set attribute [ find -ruleinst cdc def rs/cdc*] dff sync scheme "min 2 max 2"
vpxmode
```

To resolve the mismatch flagged by the atomic check (granted that the design expects a maximum depth of 3 instead of 2):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] dff_sync_scheme "min 2 max 3"
```

If the synchronization maximum check does not need to be checks, specify the max to "infinite".

### cdc\_ctrl\_first\_dlatch\_check

Checks that the first sequential element type (DFF or latch) of DFFs in the sync chain matches the type specified by the dff\_sync\_scheme attribute of the cdc\_datactrl\_sync\_rule check.

#### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, the cdc\_ctrl\_first\_dlatch\_check fails because the first sequential element of the DFF synchronizer in the design is a latch (lines 8-11) when the dff\_sync\_scheme attribute is set to the first as "dff".

```
VERIFY> report rule check cdc_def_rs/cdc* -verbose -status fail
                                   : min 2 max infinite first dff
  dff_sync_scheme
. . .
           structural : cdc_ctrl_first_dlatch_check : DLATCH : Fail
module test(data, clka, clkb, out);
input data;
input clka, clkb;
output out;
reg out, din, din1, din2;
always @(posedge clka)
  din <= data;
always @(clkb)
begin
  if (clkb) din1 <= din;</pre>
always @(posedge clkb)
begin
  din2 <= din1;
  out <= din2;
end
endmodule
```

To resolve the mismatch flagged by the atomic check, use the following (if a latch is allowed):

```
set_attribute [ find -ruleinst cdc_def_rs/cdc*] dff_sync_scheme \
   "min 2 max infinite first latch"
```

If a latch is not allowed in the synchronization chain, then this is a true bug and the design that needs to be fixed.

Figure A-15 cdc\_ctrl\_min\_sync\_chain\_check, cdc\_ctrl\_max\_sync\_chain\_check, and cdc\_ctrl\_first\_dlatch\_check



**Atomic Checks** 

### cdc\_ctrl\_mixed\_domain\_check

Checks that all of the signals in the sync chain logic come from the destination clock domains.

#### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, the cdc\_ctrl\_mixed\_domain\_check fails because there are multiple clock domain sources (clkb for din1, and clkc for enai) driving the function "and" in the design (line 8). All of the signals in the sync chain logic needs to come from the destination clock domains (clkb).

```
VERIFY> report rule check cdc def rs/cdc* -verbose -status fail
           structural : cdc_ctrl_mixed_domain_check : MIXED : Fail
module test(data, ena, clka, clkb, clkc, out);
input data , ena ;
input clka, clkb, clkc;
output out;
reg out, din, din1, enai;
wire din2 ;
always @(posedge clka) din <= data;
assign din2 = din1 & enai;
always @(posedge clkb)
begin
  din1 <= din;
  out <= din2;
always @(posedge clkc) enai <= ena;
endmodule
```

To resolve the mismatch flagged by the atomic check, investigate whether mixed domains are expected. If so, check whether the clock grouping is correct using the REPORT CLOCK GROUPS command. Otherwise, this is a true bug that requires a change in the design.

Figure A-16 cdc\_ctrl\_mixed\_domain\_check



### cdc\_conv\_in\_vector\_check

Checks whether convergence is from the same vector (invector convergence).

#### **Synchronization Scheme**

**CONV** 

#### **Example**

For example, to specify outvector convergence:

```
set_attribute [find -ruleinst cdc_def_rs/conv*] \
   check_vector_conv outvector
```

Figure A-17 cdc\_conv\_in\_vector\_check



### cdc\_conv\_out\_vector\_check

Checks whether convergence is from different vectors (outvector convergence).

### **Synchronization Scheme**

**CONV** 

#### **Example**

For example, to specify outvector convergence:

set\_attribute \$rule\_instance check\_vector\_conv outvector

Figure A-18 cdc\_conv\_out\_vector\_check



### cdc\_conv\_same\_domain\_check

Checks for convergence from the same source clock domain.

### **Synchronization Scheme**

**CONV** 

#### **Example**

For example, to specify that convergence comes from the same source clock domain:

```
set_attribute [find -ruleinst cdc_def_rs/conv*] \
    check_conv_type same_clock_groups_conv
```

Figure A-19 cdc\_conv\_same\_domain\_check



### cdc\_conv\_diff\_domain\_check

Checks for convergence from any source clock domain.

### **Synchronization Scheme**

**CONV** 

#### **Example**

For example, to specify that convergence can come from a difference source clock domain:

```
set_attribute [find -ruleinst cdc_def_rs/conv*] \
    check_conv_type diff_clock_groups_conv
```

Figure A-20 cdc\_conv\_diff\_domain\_check



**Atomic Checks** 

### cdc\_conv\_source\_filtered

Indicates that the specified convergence path has been filtered. Filtered paths are specified using the filter\_paths attribute of the cdc\_conv\_check\_rule rule check.

### **Synchronization Scheme**

**CONV** 

### **Example**

To specify the convergence paths to filter:

**Atomic Checks** 

### cdc\_setreset\_deassertion\_check

In the case where set/reset synchronization chain asynchronously asserts the set/reset of the destination sequential elements, checks whether the set/reset can be synchronously deasserted.

This check does not run by default (it is included in the <code>excluded\_atomic\_check</code> attribute). To enable this atomic check, remove it from the <code>excluded\_atomic\_check</code> attribute for the specific rule instance.

### **Synchronization Scheme**

**Atomic Checks** 

### cdc\_setreset\_min\_dff\_check

Checks whether the sync chain has enough flops (as specified in the dff\_sync\_scheme attribute of the cdc\_setreset\_sync\_rule check).

### **Synchronization Scheme**

Set Reset

### **Example**

To specify the minimum number of required flops in the sync chain:

set\_attribute \$rule\_instance dff\_sync\_scheme [min #]

Where # is 2 or more.

### cdc\_setreset\_mixed\_domain\_check

This atomic check checks if all the signals to the cascaded chain (for more information on cascade chains, refer to sr\_always\_consider\_cascaded\_chain attribute) are coming from the clock domain of the target flip flop.

### **Synchronization Scheme**

**Atomic Checks** 

# cdc\_setreset\_pi\_association\_check

This check is performed on the PI that drives the set/reset pin; it checks whether the PI is associated with the correct clock.

### **Synchronization Scheme**

# cdc\_setreset\_sync\_chain\_mix\_sr\_check

Checks that there is only one source driving the set/reset port of all the synchronizers. If there are different sources driving the set/reset port of synchronizers, this check fails.

### **Synchronization Scheme**

**Atomic Checks** 

# cdc\_setreset\_sync\_chain\_nosr\_check

Checks whether both set and resets are disabled for the first (from the set/reset driver side) sync chain register.

### **Synchronization Scheme**

**Atomic Checks** 

# cdc\_setreset\_logic\_type\_check

Checks whether the logic type in the sync chain (from driver to the first key point) is as specified in the allowed\_logic attribute of the cdc\_setreset\_sync\_rule check.

### **Synchronization Scheme**

Set Reset

### **Example**

To specify the logic type in the sync chain:

set\_attribute \$rule\_instance [allowed\_logic <wire| inv |logic>]

**Atomic Checks** 

# cdc\_setreset\_source\_driver\_check

Checks if the source driver of the synchronizer exists in the user provided source register list.

### **Synchronization Scheme**

# cdc\_setreset\_target\_clock\_sync\_check

Checks whether the clock of the set/reset synch chain registers is synchronous with the target registers. A target register is a register whose set/reset port is driven by the set/reset sync chain.

### **Synchronization Scheme**

**Atomic Checks** 

# cdc\_user\_sync\_module\_check

Checks for user sync modules for sync-chain.

### **Synchronization Scheme**

**Atomic Checks** 

### cdc\_inactive\_path\_check

Checks the data input of the source or destination flip-flop is a tied constant. If the data input is tied, this check passes.

When a signal is constant (inactive), it does not have any potential metastability issues even if it is clocked by asynchronous clocks.

### **Synchronization Scheme**

**DFF** 

#### **Example**

In the following example, cdc\_inactive\_path\_check fails because the data input to clock clka is not a tied constant:

```
module test(clka, clkb, out);
input clka, clkb;
output out;
reg out, din, din1;
always @(posedge clka) din <= 1'b1;
always @(posedge clkb)
begin
   din1 <= din;
   out <= din1;
end
endmodule</pre>
```

**Atomic Checks** 

# cdc\_fifo\_crossing\_check

Checks if the CDC path is a FIFO crossing.

### **Synchronization Scheme**

**Atomic Checks** 

# cdc\_clock\_group\_check

Checks if the CDC path is from the same clock group.

### **Synchronization Scheme**

**Atomic Checks** 

# cdc\_path\_not\_processed

Checks if crossing has not been validated.

### **Synchronization Scheme**

### cdc\_source\_stability

Functionally verifies that the data that leaves the source register (that is, the output of the source register) is held stable for the destination register to latch it.

#### **Synchronization Scheme**

DFF and MUX

Figure A-21 cdc\_source\_stability



### cdc\_destination\_stability

Functionally verifies that the data entering the destination register is held stable for the destination data to latch it.

#### **Synchronization Scheme**

DFF and MUX

Figure A-22 cdc\_destination\_stability



### cdc\_mux\_enable\_stability

Functionally verifies that the data at the output of the multiplexer synchronizer and the select line of the synchronizer are held stable (after changing at the select input) for the destination register to latch it.

#### **Synchronization Scheme**

MUX

Figure A-23 cdc\_mux\_enable\_stability



# cdc\_single\_bit\_change

Functionally verifies that a vector of signals crossing different clock domains can only be changed one bit at a time.

#### **Synchronization Scheme**

DFF and CONV

Figure A-24 cdc\_single\_bit\_change



### **FIFO Atomic Checks**

#### **Alphabetical List of FIFO Atomic Checks**

The following is the list of all the FIFO-related atomic checks, listed alphabetically. For a list of atomic checks listed by FIFO attribute, refer to <u>"FIFO Atomic Checks by Attribute"</u> on page 530.

Each atomic check has an ID #; this number is used in <u>Figure A-24</u> on page 531 to help illustrate how each part of the FIFO synchronization scheme is covered by an atomic check.

| #        | Name                               | Description                                                                               |
|----------|------------------------------------|-------------------------------------------------------------------------------------------|
| <u>1</u> | fifo_chk_atomic_gray_comb_loop     | Checks that there is a combinational loop for a gray code register                        |
|          | fifo_chk_atomic_gray_func          | Checks the functionality of FIFO read/<br>write code registers                            |
| <u>2</u> | fifo_chk_atomic_gray_size          | Checks that the gray code size is equal to or greater than the minimum read graycode size |
| <u>3</u> | fifo_chk_atomic_async_mem          | Checks if the memory and output registers are asynchronous                                |
| <u>4</u> | fifo_chk_atomic_mem_out_exclusive  | Checks if the memory and output registers are exclusive                                   |
| <u>5</u> | fifo_chk_atomic_mem_out_size       | Checks if the memory size is a multiple of the output size.                               |
| <u>6</u> | fifo_chk_atomic_mem_size           | Checks that the memory size is equal to or larger than the minimum memory size            |
| <u>7</u> | fifo_chk_atomic_mem_supported_cell | _type                                                                                     |
|          |                                    | Checks if all the element types are supported cell types                                  |
| <u>8</u> | fifo_chk_atomic_mem_two_dimension  | Checks if the memory is a two-<br>dimensional register array                              |

| 9 fifo_chk_atomic_out_size                    | Checks that the output size is equal to or greater than the minimum output size.                |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------|
| 10 fifo_chk_atomic_readptr_size               | Checks that the read point size is equal to or larger than the minimum read pointer size        |
| <pre>11 fifo_chk_atomic_readptr_sync</pre>    | Checks if the read pointer is synchronous to the output                                         |
| <pre>12 fifo_chk_atomic_single_readptr</pre>  | Checks if there is only one read pointer candidate.                                             |
| <pre>13 fifo_chk_atomic_single_rgray</pre>    | Checks if there is only one read graycode register candidate                                    |
| <pre>14 fifo_chk_atomic_single_sync</pre>     | Checks if there is only one sync candidate                                                      |
| <pre>15 fifo_chk_atomic_single_wgray</pre>    | Checks if there is only one write graycode register candidate                                   |
| <pre>16 fifo_chk_atomic_single_writeptr</pre> | Checks if there is only one write pointer candidate                                             |
| 17 fifo_chk_atomic_sync_size                  | Checks if the sync size is equal to the gray code candidate size                                |
| 18 fifo_chk_atomic_wdata_size                 | Checks if the minimum wdata size has been exceeded                                              |
| 19 fifo_chk_atomic_writeptr_size              | Checks if the write point size is equal to<br>or greater than the minimum write<br>pointer size |
| 20 fifo_chk_atomic_writeptr_sync              | Checks if the write pointer is synchronous to the memory                                        |

### **FIFO Atomic Checks by Attribute**

The following lists the FIFO attributes and the checks that prove them.

| Attribute Name      | Applicable Atomic Checks                                                                                                                                                                        |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| atomic_check_fifo   | fifo_chk_atomic_single_readptr                                                                                                                                                                  |
|                     | fifo_chk_atomic_single_writeptr                                                                                                                                                                 |
|                     | fifo_chk_atomic_single_rgray                                                                                                                                                                    |
|                     | fifo_chk_atomic_single_wgray                                                                                                                                                                    |
|                     | fifo_chk_atomic_mem_two_dimension                                                                                                                                                               |
|                     | Note that the checks done to prove atomic_chk_fifo are global, in that they apply to the entire FIFO instance. The checks listed below apply to particular components within the FIFO instance. |
| atomic_check_memory | fifo_chk_atomic_mem_size                                                                                                                                                                        |
|                     | fifo_chk_atomic_mem_supported_cell_type                                                                                                                                                         |
|                     | fifo_chk_atomic_out_size                                                                                                                                                                        |
|                     | fifo_chk_atomic_mem_out_size                                                                                                                                                                    |
|                     | fifo_chk_atomic_mem_out_exclusive                                                                                                                                                               |
|                     | fifo_chk_atomic_async_mem                                                                                                                                                                       |
| atomic_check_wdata  | fifo_chk_atomic_wdata_size                                                                                                                                                                      |
| atomic_check_raddr  | fifo_chk_atomic_readptr_size                                                                                                                                                                    |
|                     | fifo_chk_atomic_readptr_sync                                                                                                                                                                    |
| atomic_check_waddr  | fifo_chk_atomic_writeptr_size                                                                                                                                                                   |
|                     | fifo_chk_atomic_writeptr_sync                                                                                                                                                                   |
| atomic_check_rgray  | fifo_chk_atomic_gray_comb_loop                                                                                                                                                                  |
|                     | fifo_chk_atomic_single_sync                                                                                                                                                                     |
|                     | fifo_ck_atomic_gray_size                                                                                                                                                                        |
|                     | fifo_chk_atomic_sync_size                                                                                                                                                                       |

| atomic_chk_wgray | fifo_chk_atomic_gray_comb_loop |
|------------------|--------------------------------|
|                  | fifo_chk_atomic_single_sync    |
|                  | fifo_chk_atomic_gray_size      |
|                  | fifo_chk_atomic_sync_size      |

### **FIFO Synchronization Scheme**

The following figure illustrates the relative portion of the FIFO that each atomic check, described in <u>"FIFO Atomic Checks"</u> on page 528, covers.

